1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 195a0e3ad6STejun Heo #include <linux/slab.h> 20376f70acSJiang Liu #include <linux/mutex.h> 21376f70acSJiang Liu #include <linux/rculist.h> 22fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2382487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 245f0db7a2SFeng Tang #include <asm/acpi.h> 25fb9aa6f1SThomas Gleixner 26f4a2d584SLen Brown #define PREFIX "PCI: " 27a192a958SLen Brown 28fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 29fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 3095c5e92fSJiang Liu static bool pci_mmcfg_running_state; 31*9c95111bSJiang Liu static bool pci_mmcfg_arch_init_failed; 32376f70acSJiang Liu static DEFINE_MUTEX(pci_mmcfg_lock); 33fb9aa6f1SThomas Gleixner 34ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 35ff097dddSBjorn Helgaas 36ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 377da7d360SBjorn Helgaas { 3856ddf4d3SBjorn Helgaas if (cfg->res.parent) 3956ddf4d3SBjorn Helgaas release_resource(&cfg->res); 40ff097dddSBjorn Helgaas list_del(&cfg->list); 41ff097dddSBjorn Helgaas kfree(cfg); 4256ddf4d3SBjorn Helgaas } 43ba2afbabSBjorn Helgaas 44ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 45ba2afbabSBjorn Helgaas { 46ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 47ba2afbabSBjorn Helgaas 48ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 49ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 50ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 51ff097dddSBjorn Helgaas } 52ff097dddSBjorn Helgaas 53376f70acSJiang Liu static __devinit void list_add_sorted(struct pci_mmcfg_region *new) 54ff097dddSBjorn Helgaas { 55ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 56ff097dddSBjorn Helgaas 57ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 58376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) { 59ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 60ff097dddSBjorn Helgaas (cfg->segment == new->segment && 61ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 62376f70acSJiang Liu list_add_tail_rcu(&new->list, &cfg->list); 63ff097dddSBjorn Helgaas return; 64ff097dddSBjorn Helgaas } 65ff097dddSBjorn Helgaas } 66376f70acSJiang Liu list_add_tail_rcu(&new->list, &pci_mmcfg_list); 677da7d360SBjorn Helgaas } 687da7d360SBjorn Helgaas 69846e4023SJiang Liu static __devinit struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, 70846e4023SJiang Liu int start, 71d215a9c8SBjorn Helgaas int end, u64 addr) 72068258bcSYinghai Lu { 73d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 7456ddf4d3SBjorn Helgaas struct resource *res; 75068258bcSYinghai Lu 76f7ca6984SBjorn Helgaas if (addr == 0) 77f7ca6984SBjorn Helgaas return NULL; 78f7ca6984SBjorn Helgaas 79ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 80068258bcSYinghai Lu if (!new) 817da7d360SBjorn Helgaas return NULL; 82068258bcSYinghai Lu 8395cf1cf0SBjorn Helgaas new->address = addr; 8495cf1cf0SBjorn Helgaas new->segment = segment; 8595cf1cf0SBjorn Helgaas new->start_bus = start; 8695cf1cf0SBjorn Helgaas new->end_bus = end; 877da7d360SBjorn Helgaas 8856ddf4d3SBjorn Helgaas res = &new->res; 8956ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 901ca98fa6SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1; 9156ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 9256ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 9356ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9456ddf4d3SBjorn Helgaas res->name = new->name; 9556ddf4d3SBjorn Helgaas 96ff097dddSBjorn Helgaas return new; 97068258bcSYinghai Lu } 98068258bcSYinghai Lu 99846e4023SJiang Liu static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 100846e4023SJiang Liu int end, u64 addr) 101846e4023SJiang Liu { 102846e4023SJiang Liu struct pci_mmcfg_region *new; 103846e4023SJiang Liu 104846e4023SJiang Liu new = pci_mmconfig_alloc(segment, start, end, addr); 105376f70acSJiang Liu if (new) { 106376f70acSJiang Liu mutex_lock(&pci_mmcfg_lock); 107846e4023SJiang Liu list_add_sorted(new); 108376f70acSJiang Liu mutex_unlock(&pci_mmcfg_lock); 109*9c95111bSJiang Liu 110*9c95111bSJiang Liu printk(KERN_INFO PREFIX 111*9c95111bSJiang Liu "MMCONFIG for domain %04x [bus %02x-%02x] at %pR " 112*9c95111bSJiang Liu "(base %#lx)\n", 113*9c95111bSJiang Liu segment, start, end, &new->res, (unsigned long)addr); 114376f70acSJiang Liu } 115846e4023SJiang Liu 116846e4023SJiang Liu return new; 117846e4023SJiang Liu } 118846e4023SJiang Liu 119f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 120f6e1d8ccSBjorn Helgaas { 121f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 122f6e1d8ccSBjorn Helgaas 123376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 124f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 125f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 126f6e1d8ccSBjorn Helgaas return cfg; 127f6e1d8ccSBjorn Helgaas 128f6e1d8ccSBjorn Helgaas return NULL; 129f6e1d8ccSBjorn Helgaas } 130f6e1d8ccSBjorn Helgaas 131fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 132fb9aa6f1SThomas Gleixner { 133fb9aa6f1SThomas Gleixner u32 win; 134bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 135fb9aa6f1SThomas Gleixner 136fb9aa6f1SThomas Gleixner win = win & 0xf000; 137fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 138fb9aa6f1SThomas Gleixner return NULL; 139068258bcSYinghai Lu 1407da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 141068258bcSYinghai Lu return NULL; 142068258bcSYinghai Lu 143fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 144fb9aa6f1SThomas Gleixner } 145fb9aa6f1SThomas Gleixner 146fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 147fb9aa6f1SThomas Gleixner { 148fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 149fb9aa6f1SThomas Gleixner 150bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 151fb9aa6f1SThomas Gleixner 152fb9aa6f1SThomas Gleixner /* Enable bit */ 153fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 154068258bcSYinghai Lu return NULL; 155fb9aa6f1SThomas Gleixner 156fb9aa6f1SThomas Gleixner /* Size bits */ 157fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 158fb9aa6f1SThomas Gleixner case 0: 159fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 160fb9aa6f1SThomas Gleixner len = 0x10000000U; 161fb9aa6f1SThomas Gleixner break; 162fb9aa6f1SThomas Gleixner case 1: 163fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 164fb9aa6f1SThomas Gleixner len = 0x08000000U; 165fb9aa6f1SThomas Gleixner break; 166fb9aa6f1SThomas Gleixner case 2: 167fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 168fb9aa6f1SThomas Gleixner len = 0x04000000U; 169fb9aa6f1SThomas Gleixner break; 170fb9aa6f1SThomas Gleixner default: 171068258bcSYinghai Lu return NULL; 172fb9aa6f1SThomas Gleixner } 173fb9aa6f1SThomas Gleixner 174fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 175fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 176fb9aa6f1SThomas Gleixner 177fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 178068258bcSYinghai Lu return NULL; 179fb9aa6f1SThomas Gleixner 180fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 181fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 182fb9aa6f1SThomas Gleixner return NULL; 183068258bcSYinghai Lu 1847da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 185068258bcSYinghai Lu return NULL; 186068258bcSYinghai Lu 187fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 188fb9aa6f1SThomas Gleixner } 189fb9aa6f1SThomas Gleixner 1907fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1917fd0da40SYinghai Lu { 1927fd0da40SYinghai Lu u32 low, high, address; 1937fd0da40SYinghai Lu u64 base, msr; 1947fd0da40SYinghai Lu int i; 1957da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1967fd0da40SYinghai Lu 1975f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1985f0b2976SYinghai Lu return NULL; 1995f0b2976SYinghai Lu 2007fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 2017fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 2027fd0da40SYinghai Lu return NULL; 2037fd0da40SYinghai Lu 2047fd0da40SYinghai Lu msr = high; 2057fd0da40SYinghai Lu msr <<= 32; 2067fd0da40SYinghai Lu msr |= low; 2077fd0da40SYinghai Lu 2087fd0da40SYinghai Lu /* mmconfig is not enable */ 2097fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 2107fd0da40SYinghai Lu return NULL; 2117fd0da40SYinghai Lu 2127fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 2137fd0da40SYinghai Lu 2147fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 2157fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 2167fd0da40SYinghai Lu 2177fd0da40SYinghai Lu /* 2187fd0da40SYinghai Lu * only handle bus 0 ? 2197fd0da40SYinghai Lu * need to skip it 2207fd0da40SYinghai Lu */ 2217fd0da40SYinghai Lu if (!busnbits) 2227fd0da40SYinghai Lu return NULL; 2237fd0da40SYinghai Lu 2247fd0da40SYinghai Lu if (busnbits > 8) { 2257fd0da40SYinghai Lu segnbits = busnbits - 8; 2267fd0da40SYinghai Lu busnbits = 8; 2277fd0da40SYinghai Lu } 2287fd0da40SYinghai Lu 2297da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 230068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2317da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2327da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2337da7d360SBjorn Helgaas free_all_mmcfg(); 2347da7d360SBjorn Helgaas return NULL; 2357da7d360SBjorn Helgaas } 2367fd0da40SYinghai Lu 2377fd0da40SYinghai Lu return "AMD Family 10h NB"; 2387fd0da40SYinghai Lu } 2397fd0da40SYinghai Lu 2405546d6f5SEd Swierk static bool __initdata mcp55_checked; 2415546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2425546d6f5SEd Swierk { 2435546d6f5SEd Swierk int bus; 2445546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2455546d6f5SEd Swierk 2465546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2475546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2485546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2495546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2505546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2515546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2525546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2535546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2545546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2555546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2565546d6f5SEd Swierk 2575546d6f5SEd Swierk /* 2585546d6f5SEd Swierk * do check if amd fam10h already took over 2595546d6f5SEd Swierk */ 260ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2615546d6f5SEd Swierk return NULL; 2625546d6f5SEd Swierk 2635546d6f5SEd Swierk mcp55_checked = true; 2645546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2655546d6f5SEd Swierk u64 base; 2665546d6f5SEd Swierk u32 l, extcfg; 2675546d6f5SEd Swierk u16 vendor, device; 2685546d6f5SEd Swierk int start, size_index, end; 2695546d6f5SEd Swierk 2705546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2715546d6f5SEd Swierk vendor = l & 0xffff; 2725546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2735546d6f5SEd Swierk 2745546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2755546d6f5SEd Swierk continue; 2765546d6f5SEd Swierk 2775546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2785546d6f5SEd Swierk extcfg_regsize, &extcfg); 2795546d6f5SEd Swierk 2805546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2815546d6f5SEd Swierk continue; 2825546d6f5SEd Swierk 2835546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2845546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2855546d6f5SEd Swierk /* base could > 4G */ 2865546d6f5SEd Swierk base <<= extcfg_base_lshift; 2875546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2885546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2897da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2907da7d360SBjorn Helgaas continue; 2915546d6f5SEd Swierk mcp55_mmconf_found++; 2925546d6f5SEd Swierk } 2935546d6f5SEd Swierk 2945546d6f5SEd Swierk if (!mcp55_mmconf_found) 2955546d6f5SEd Swierk return NULL; 2965546d6f5SEd Swierk 2975546d6f5SEd Swierk return "nVidia MCP55"; 2985546d6f5SEd Swierk } 2995546d6f5SEd Swierk 300fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 3017fd0da40SYinghai Lu u32 bus; 3027fd0da40SYinghai Lu u32 devfn; 303fb9aa6f1SThomas Gleixner u32 vendor; 304fb9aa6f1SThomas Gleixner u32 device; 305fb9aa6f1SThomas Gleixner const char *(*probe)(void); 306fb9aa6f1SThomas Gleixner }; 307fb9aa6f1SThomas Gleixner 308fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 3097fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3107fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 3117fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3127fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 3137fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 3147fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3157fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 3167fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3175546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 3185546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 319fb9aa6f1SThomas Gleixner }; 320fb9aa6f1SThomas Gleixner 321068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 322068258bcSYinghai Lu { 323987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 324068258bcSYinghai Lu 325bb8d4133SThomas Gleixner /* Fixup overlaps */ 326ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 327d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 328d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 329068258bcSYinghai Lu 330bb8d4133SThomas Gleixner /* Don't access the list head ! */ 331bb8d4133SThomas Gleixner if (cfg->list.next == &pci_mmcfg_list) 332bb8d4133SThomas Gleixner break; 333bb8d4133SThomas Gleixner 334ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 335bb8d4133SThomas Gleixner if (cfg->end_bus >= cfgx->start_bus) 336d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 337068258bcSYinghai Lu } 338068258bcSYinghai Lu } 339068258bcSYinghai Lu 340fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 341fb9aa6f1SThomas Gleixner { 342fb9aa6f1SThomas Gleixner u32 l; 3437fd0da40SYinghai Lu u32 bus, devfn; 344fb9aa6f1SThomas Gleixner u16 vendor, device; 345fb9aa6f1SThomas Gleixner int i; 346fb9aa6f1SThomas Gleixner const char *name; 347fb9aa6f1SThomas Gleixner 348bb63b421SYinghai Lu if (!raw_pci_ops) 349bb63b421SYinghai Lu return 0; 350bb63b421SYinghai Lu 3517da7d360SBjorn Helgaas free_all_mmcfg(); 352fb9aa6f1SThomas Gleixner 353068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3547fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3557fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 356bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3577fd0da40SYinghai Lu vendor = l & 0xffff; 3587fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3597fd0da40SYinghai Lu 360068258bcSYinghai Lu name = NULL; 361fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 362fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 363fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 364068258bcSYinghai Lu 365068258bcSYinghai Lu if (name) 3668c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "%s with MMCONFIG support\n", 367068258bcSYinghai Lu name); 368fb9aa6f1SThomas Gleixner } 369fb9aa6f1SThomas Gleixner 370068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 371068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 372fb9aa6f1SThomas Gleixner 373ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 374fb9aa6f1SThomas Gleixner } 375fb9aa6f1SThomas Gleixner 376ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 377fb9aa6f1SThomas Gleixner { 37856ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 379fb9aa6f1SThomas Gleixner 380ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 38195c5e92fSJiang Liu if (!cfg->res.parent) 38256ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 383fb9aa6f1SThomas Gleixner 384fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 385fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 386fb9aa6f1SThomas Gleixner } 387fb9aa6f1SThomas Gleixner 38895c5e92fSJiang Liu static acpi_status __devinit check_mcfg_resource(struct acpi_resource *res, 3897752d5cfSRobert Hancock void *data) 3907752d5cfSRobert Hancock { 3917752d5cfSRobert Hancock struct resource *mcfg_res = data; 3927752d5cfSRobert Hancock struct acpi_resource_address64 address; 3937752d5cfSRobert Hancock acpi_status status; 3947752d5cfSRobert Hancock 3957752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3967752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3977752d5cfSRobert Hancock &res->data.fixed_memory32; 3987752d5cfSRobert Hancock if (!fixmem32) 3997752d5cfSRobert Hancock return AE_OK; 4007752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 40175e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 4027752d5cfSRobert Hancock fixmem32->address_length))) { 4037752d5cfSRobert Hancock mcfg_res->flags = 1; 4047752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4057752d5cfSRobert Hancock } 4067752d5cfSRobert Hancock } 4077752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 4087752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 4097752d5cfSRobert Hancock return AE_OK; 4107752d5cfSRobert Hancock 4117752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 4127752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 4137752d5cfSRobert Hancock (address.address_length <= 0) || 4147752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 4157752d5cfSRobert Hancock return AE_OK; 4167752d5cfSRobert Hancock 4177752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 41875e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 4197752d5cfSRobert Hancock mcfg_res->flags = 1; 4207752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4217752d5cfSRobert Hancock } 4227752d5cfSRobert Hancock return AE_OK; 4237752d5cfSRobert Hancock } 4247752d5cfSRobert Hancock 42595c5e92fSJiang Liu static acpi_status __devinit find_mboard_resource(acpi_handle handle, u32 lvl, 4267752d5cfSRobert Hancock void *context, void **rv) 4277752d5cfSRobert Hancock { 4287752d5cfSRobert Hancock struct resource *mcfg_res = context; 4297752d5cfSRobert Hancock 4307752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4317752d5cfSRobert Hancock check_mcfg_resource, context); 4327752d5cfSRobert Hancock 4337752d5cfSRobert Hancock if (mcfg_res->flags) 4347752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4357752d5cfSRobert Hancock 4367752d5cfSRobert Hancock return AE_OK; 4377752d5cfSRobert Hancock } 4387752d5cfSRobert Hancock 43995c5e92fSJiang Liu static int __devinit is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4407752d5cfSRobert Hancock { 4417752d5cfSRobert Hancock struct resource mcfg_res; 4427752d5cfSRobert Hancock 4437752d5cfSRobert Hancock mcfg_res.start = start; 44475e613cdSYinghai Lu mcfg_res.end = end - 1; 4457752d5cfSRobert Hancock mcfg_res.flags = 0; 4467752d5cfSRobert Hancock 4477752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4487752d5cfSRobert Hancock 4497752d5cfSRobert Hancock if (!mcfg_res.flags) 4507752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4517752d5cfSRobert Hancock NULL); 4527752d5cfSRobert Hancock 4537752d5cfSRobert Hancock return mcfg_res.flags; 4547752d5cfSRobert Hancock } 4557752d5cfSRobert Hancock 456a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 457a83fe32fSYinghai Lu 45895c5e92fSJiang Liu static int __ref is_mmconf_reserved(check_reserved_t is_reserved, 45995c5e92fSJiang Liu struct pci_mmcfg_region *cfg, 46095c5e92fSJiang Liu struct device *dev, int with_e820) 461a83fe32fSYinghai Lu { 4622f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4632f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 464a83fe32fSYinghai Lu u64 old_size = size; 46595c5e92fSJiang Liu int num_buses; 46695c5e92fSJiang Liu char *method = with_e820 ? "E820" : "ACPI motherboard resources"; 467a83fe32fSYinghai Lu 468044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 469a83fe32fSYinghai Lu size >>= 1; 470a83fe32fSYinghai Lu if (size < (16UL<<20)) 471a83fe32fSYinghai Lu break; 472a83fe32fSYinghai Lu } 473a83fe32fSYinghai Lu 47495c5e92fSJiang Liu if (size < (16UL<<20) && size != old_size) 47595c5e92fSJiang Liu return 0; 47695c5e92fSJiang Liu 47795c5e92fSJiang Liu if (dev) 47895c5e92fSJiang Liu dev_info(dev, "MMCONFIG at %pR reserved in %s\n", 47995c5e92fSJiang Liu &cfg->res, method); 48095c5e92fSJiang Liu else 48195c5e92fSJiang Liu printk(KERN_INFO PREFIX 48295c5e92fSJiang Liu "MMCONFIG at %pR reserved in %s\n", 48395c5e92fSJiang Liu &cfg->res, method); 484a83fe32fSYinghai Lu 485a83fe32fSYinghai Lu if (old_size != size) { 486d7e6b66fSBjorn Helgaas /* update end_bus */ 487d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 48856ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 48956ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 49056ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 49156ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 49256ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 49356ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 49495c5e92fSJiang Liu 49595c5e92fSJiang Liu if (dev) 49695c5e92fSJiang Liu dev_info(dev, 49795c5e92fSJiang Liu "MMCONFIG " 49895c5e92fSJiang Liu "at %pR (base %#lx) (size reduced!)\n", 49995c5e92fSJiang Liu &cfg->res, (unsigned long) cfg->address); 50095c5e92fSJiang Liu else 5018c57786aSBjorn Helgaas printk(KERN_INFO PREFIX 5028c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 5038c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 5048c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 5058c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 506a83fe32fSYinghai Lu } 50795c5e92fSJiang Liu 50895c5e92fSJiang Liu return 1; 509a83fe32fSYinghai Lu } 510a83fe32fSYinghai Lu 51195c5e92fSJiang Liu static int __ref pci_mmcfg_check_reserved(struct device *dev, 51295c5e92fSJiang Liu struct pci_mmcfg_region *cfg, int early) 513fb9aa6f1SThomas Gleixner { 514a02ce953SFeng Tang if (!early && !acpi_disabled) { 51595c5e92fSJiang Liu if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0)) 5162a76c450SJiang Liu return 1; 51795c5e92fSJiang Liu 51895c5e92fSJiang Liu if (dev) 51995c5e92fSJiang Liu dev_info(dev, FW_INFO 52095c5e92fSJiang Liu "MMCONFIG at %pR not reserved in " 52195c5e92fSJiang Liu "ACPI motherboard resources\n", 52295c5e92fSJiang Liu &cfg->res); 523a02ce953SFeng Tang else 52495c5e92fSJiang Liu printk(KERN_INFO FW_INFO PREFIX 5258c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 526a02ce953SFeng Tang "ACPI motherboard resources\n", 527a02ce953SFeng Tang &cfg->res); 528a02ce953SFeng Tang } 529a83fe32fSYinghai Lu 53095c5e92fSJiang Liu /* 53195c5e92fSJiang Liu * e820_all_mapped() is marked as __init. 53295c5e92fSJiang Liu * All entries from ACPI MCFG table have been checked at boot time. 53395c5e92fSJiang Liu * For MCFG information constructed from hotpluggable host bridge's 53495c5e92fSJiang Liu * _CBA method, just assume it's reserved. 53595c5e92fSJiang Liu */ 53695c5e92fSJiang Liu if (pci_mmcfg_running_state) 53795c5e92fSJiang Liu return 1; 53895c5e92fSJiang Liu 5397752d5cfSRobert Hancock /* Don't try to do this check unless configuration 540bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 541a83fe32fSYinghai Lu if (raw_pci_ops) 54295c5e92fSJiang Liu return is_mmconf_reserved(e820_all_mapped, cfg, dev, 1); 54305c58b8aSYinghai Lu 5442a76c450SJiang Liu return 0; 5457752d5cfSRobert Hancock } 5467752d5cfSRobert Hancock 5472a76c450SJiang Liu static void __init pci_mmcfg_reject_broken(int early) 5482a76c450SJiang Liu { 5492a76c450SJiang Liu struct pci_mmcfg_region *cfg; 550fb9aa6f1SThomas Gleixner 5512a76c450SJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) { 55295c5e92fSJiang Liu if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) { 5538c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "not using MMCONFIG\n"); 5547da7d360SBjorn Helgaas free_all_mmcfg(); 5552a76c450SJiang Liu return; 5562a76c450SJiang Liu } 5572a76c450SJiang Liu } 558fb9aa6f1SThomas Gleixner } 559fb9aa6f1SThomas Gleixner 56005c58b8aSYinghai Lu static int __initdata known_bridge; 56105c58b8aSYinghai Lu 5629a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5639a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 564c4bf2f37SLen Brown { 5659a08f7d3SBjorn Helgaas int year; 566c4bf2f37SLen Brown 5679a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 568c4bf2f37SLen Brown return 0; 5699a08f7d3SBjorn Helgaas 57068856859SJack Steiner if (!strcmp(mcfg->header.oem_id, "SGI") || 57168856859SJack Steiner !strcmp(mcfg->header.oem_id, "SGI2")) 5729a08f7d3SBjorn Helgaas return 0; 5739a08f7d3SBjorn Helgaas 5749a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5759a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5769a08f7d3SBjorn Helgaas year >= 2010) 5779a08f7d3SBjorn Helgaas return 0; 5789a08f7d3SBjorn Helgaas } 5799a08f7d3SBjorn Helgaas 5808c57786aSBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5819a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5829a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5839a08f7d3SBjorn Helgaas return -EINVAL; 584c4bf2f37SLen Brown } 585c4bf2f37SLen Brown 586c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 587c4bf2f37SLen Brown { 588c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 589d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 590c4bf2f37SLen Brown unsigned long i; 5917da7d360SBjorn Helgaas int entries; 592c4bf2f37SLen Brown 593c4bf2f37SLen Brown if (!header) 594c4bf2f37SLen Brown return -EINVAL; 595c4bf2f37SLen Brown 596c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 597c4bf2f37SLen Brown 598c4bf2f37SLen Brown /* how many config structures do we have */ 5997da7d360SBjorn Helgaas free_all_mmcfg(); 600e823d6ffSBjorn Helgaas entries = 0; 601c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 602c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 603e823d6ffSBjorn Helgaas entries++; 604c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 605c4bf2f37SLen Brown }; 606e823d6ffSBjorn Helgaas if (entries == 0) { 607c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 608c4bf2f37SLen Brown return -ENODEV; 609c4bf2f37SLen Brown } 610c4bf2f37SLen Brown 611d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 612e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 613d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 614d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 6157da7d360SBjorn Helgaas free_all_mmcfg(); 616c4bf2f37SLen Brown return -ENODEV; 617c4bf2f37SLen Brown } 6187da7d360SBjorn Helgaas 6197da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 6207da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 6217da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 6227da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 6237da7d360SBjorn Helgaas free_all_mmcfg(); 6247da7d360SBjorn Helgaas return -ENOMEM; 6257da7d360SBjorn Helgaas } 626c4bf2f37SLen Brown } 627c4bf2f37SLen Brown 628c4bf2f37SLen Brown return 0; 629c4bf2f37SLen Brown } 630c4bf2f37SLen Brown 631968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 632fb9aa6f1SThomas Gleixner { 6337752d5cfSRobert Hancock /* MMCONFIG disabled */ 6347752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 6357752d5cfSRobert Hancock return; 6367752d5cfSRobert Hancock 6377752d5cfSRobert Hancock /* MMCONFIG already enabled */ 63805c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 6397752d5cfSRobert Hancock return; 6407752d5cfSRobert Hancock 64105c58b8aSYinghai Lu /* for late to exit */ 64205c58b8aSYinghai Lu if (known_bridge) 64305c58b8aSYinghai Lu return; 6447752d5cfSRobert Hancock 645bb63b421SYinghai Lu if (early) { 64605c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 64705c58b8aSYinghai Lu known_bridge = 1; 64805c58b8aSYinghai Lu } 64905c58b8aSYinghai Lu 650068258bcSYinghai Lu if (!known_bridge) 6515f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 652068258bcSYinghai Lu 653bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6547752d5cfSRobert Hancock 655ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 656fb9aa6f1SThomas Gleixner return; 657fb9aa6f1SThomas Gleixner 658a3170c1fSJan Beulich if (pcibios_last_bus < 0) { 659a3170c1fSJan Beulich const struct pci_mmcfg_region *cfg; 660a3170c1fSJan Beulich 661a3170c1fSJan Beulich list_for_each_entry(cfg, &pci_mmcfg_list, list) { 662a3170c1fSJan Beulich if (cfg->segment) 663a3170c1fSJan Beulich break; 664a3170c1fSJan Beulich pcibios_last_bus = cfg->end_bus; 665a3170c1fSJan Beulich } 666a3170c1fSJan Beulich } 667a3170c1fSJan Beulich 668ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 669fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 670ebd60cd6SYinghai Lu else { 671fb9aa6f1SThomas Gleixner /* 672fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 673fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 674fb9aa6f1SThomas Gleixner */ 675fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 676*9c95111bSJiang Liu pci_mmcfg_arch_init_failed = true; 677fb9aa6f1SThomas Gleixner } 678fb9aa6f1SThomas Gleixner } 679fb9aa6f1SThomas Gleixner 680bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 68105c58b8aSYinghai Lu { 682bb63b421SYinghai Lu __pci_mmcfg_init(1); 68305c58b8aSYinghai Lu } 68405c58b8aSYinghai Lu 68505c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 68605c58b8aSYinghai Lu { 687bb63b421SYinghai Lu __pci_mmcfg_init(0); 68805c58b8aSYinghai Lu } 68905c58b8aSYinghai Lu 690fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 691fb9aa6f1SThomas Gleixner { 69295c5e92fSJiang Liu pci_mmcfg_running_state = true; 69395c5e92fSJiang Liu 694fb9aa6f1SThomas Gleixner /* 695fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 696fb9aa6f1SThomas Gleixner * don't insert the resources. 697fb9aa6f1SThomas Gleixner */ 698fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 699fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 700ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 701fb9aa6f1SThomas Gleixner return 1; 702fb9aa6f1SThomas Gleixner 703fb9aa6f1SThomas Gleixner /* 704fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 705fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 706fb9aa6f1SThomas Gleixner * called. 707fb9aa6f1SThomas Gleixner */ 708ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 709fb9aa6f1SThomas Gleixner 710fb9aa6f1SThomas Gleixner return 0; 711fb9aa6f1SThomas Gleixner } 712fb9aa6f1SThomas Gleixner 713fb9aa6f1SThomas Gleixner /* 714fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 715fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 716fb9aa6f1SThomas Gleixner * with other system resources. 717fb9aa6f1SThomas Gleixner */ 718fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 719*9c95111bSJiang Liu 720*9c95111bSJiang Liu /* Add MMCFG information for host bridges */ 721*9c95111bSJiang Liu int __devinit pci_mmconfig_insert(struct device *dev, 722*9c95111bSJiang Liu u16 seg, u8 start, u8 end, 723*9c95111bSJiang Liu phys_addr_t addr) 724*9c95111bSJiang Liu { 725*9c95111bSJiang Liu int rc; 726*9c95111bSJiang Liu struct resource *tmp = NULL; 727*9c95111bSJiang Liu struct pci_mmcfg_region *cfg; 728*9c95111bSJiang Liu 729*9c95111bSJiang Liu if (!(pci_probe & PCI_PROBE_MMCONF) || pci_mmcfg_arch_init_failed) 730*9c95111bSJiang Liu return -ENODEV; 731*9c95111bSJiang Liu 732*9c95111bSJiang Liu if (start > end) 733*9c95111bSJiang Liu return -EINVAL; 734*9c95111bSJiang Liu 735*9c95111bSJiang Liu mutex_lock(&pci_mmcfg_lock); 736*9c95111bSJiang Liu cfg = pci_mmconfig_lookup(seg, start); 737*9c95111bSJiang Liu if (cfg) { 738*9c95111bSJiang Liu if (cfg->end_bus < end) 739*9c95111bSJiang Liu dev_info(dev, FW_INFO 740*9c95111bSJiang Liu "MMCONFIG for " 741*9c95111bSJiang Liu "domain %04x [bus %02x-%02x] " 742*9c95111bSJiang Liu "only partially covers this bridge\n", 743*9c95111bSJiang Liu cfg->segment, cfg->start_bus, cfg->end_bus); 744*9c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 745*9c95111bSJiang Liu return -EEXIST; 746*9c95111bSJiang Liu } 747*9c95111bSJiang Liu 748*9c95111bSJiang Liu if (!addr) { 749*9c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 750*9c95111bSJiang Liu return -EINVAL; 751*9c95111bSJiang Liu } 752*9c95111bSJiang Liu 753*9c95111bSJiang Liu rc = -EBUSY; 754*9c95111bSJiang Liu cfg = pci_mmconfig_alloc(seg, start, end, addr); 755*9c95111bSJiang Liu if (cfg == NULL) { 756*9c95111bSJiang Liu dev_warn(dev, "fail to add MMCONFIG (out of memory)\n"); 757*9c95111bSJiang Liu rc = -ENOMEM; 758*9c95111bSJiang Liu } else if (!pci_mmcfg_check_reserved(dev, cfg, 0)) { 759*9c95111bSJiang Liu dev_warn(dev, FW_BUG "MMCONFIG %pR isn't reserved\n", 760*9c95111bSJiang Liu &cfg->res); 761*9c95111bSJiang Liu } else { 762*9c95111bSJiang Liu /* Insert resource if it's not in boot stage */ 763*9c95111bSJiang Liu if (pci_mmcfg_running_state) 764*9c95111bSJiang Liu tmp = insert_resource_conflict(&iomem_resource, 765*9c95111bSJiang Liu &cfg->res); 766*9c95111bSJiang Liu 767*9c95111bSJiang Liu if (tmp) { 768*9c95111bSJiang Liu dev_warn(dev, 769*9c95111bSJiang Liu "MMCONFIG %pR conflicts with " 770*9c95111bSJiang Liu "%s %pR\n", 771*9c95111bSJiang Liu &cfg->res, tmp->name, tmp); 772*9c95111bSJiang Liu } else if (pci_mmcfg_arch_map(cfg)) { 773*9c95111bSJiang Liu dev_warn(dev, "fail to map MMCONFIG %pR.\n", 774*9c95111bSJiang Liu &cfg->res); 775*9c95111bSJiang Liu } else { 776*9c95111bSJiang Liu list_add_sorted(cfg); 777*9c95111bSJiang Liu dev_info(dev, "MMCONFIG at %pR (base %#lx)\n", 778*9c95111bSJiang Liu &cfg->res, (unsigned long)addr); 779*9c95111bSJiang Liu cfg = NULL; 780*9c95111bSJiang Liu rc = 0; 781*9c95111bSJiang Liu } 782*9c95111bSJiang Liu } 783*9c95111bSJiang Liu 784*9c95111bSJiang Liu if (cfg) { 785*9c95111bSJiang Liu if (cfg->res.parent) 786*9c95111bSJiang Liu release_resource(&cfg->res); 787*9c95111bSJiang Liu kfree(cfg); 788*9c95111bSJiang Liu } 789*9c95111bSJiang Liu 790*9c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 791*9c95111bSJiang Liu 792*9c95111bSJiang Liu return rc; 793*9c95111bSJiang Liu } 794*9c95111bSJiang Liu 795*9c95111bSJiang Liu /* Delete MMCFG information for host bridges */ 796*9c95111bSJiang Liu int pci_mmconfig_delete(u16 seg, u8 start, u8 end) 797*9c95111bSJiang Liu { 798*9c95111bSJiang Liu struct pci_mmcfg_region *cfg; 799*9c95111bSJiang Liu 800*9c95111bSJiang Liu mutex_lock(&pci_mmcfg_lock); 801*9c95111bSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 802*9c95111bSJiang Liu if (cfg->segment == seg && cfg->start_bus == start && 803*9c95111bSJiang Liu cfg->end_bus == end) { 804*9c95111bSJiang Liu list_del_rcu(&cfg->list); 805*9c95111bSJiang Liu synchronize_rcu(); 806*9c95111bSJiang Liu pci_mmcfg_arch_unmap(cfg); 807*9c95111bSJiang Liu if (cfg->res.parent) 808*9c95111bSJiang Liu release_resource(&cfg->res); 809*9c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 810*9c95111bSJiang Liu kfree(cfg); 811*9c95111bSJiang Liu return 0; 812*9c95111bSJiang Liu } 813*9c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 814*9c95111bSJiang Liu 815*9c95111bSJiang Liu return -ENOENT; 816*9c95111bSJiang Liu } 817