1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 18*9a08f7d3SBjorn Helgaas #include <linux/dmi.h> 19068258bcSYinghai Lu #include <linux/sort.h> 20fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 225f0db7a2SFeng Tang #include <asm/acpi.h> 23fb9aa6f1SThomas Gleixner 24f4a2d584SLen Brown #define PREFIX "PCI: " 25a192a958SLen Brown 26fb9aa6f1SThomas Gleixner /* aperture is up to 256MB but BIOS may reserve less */ 27fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MIN (2 * 1024*1024) 28fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MAX (256 * 1024*1024) 29fb9aa6f1SThomas Gleixner 30fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 31fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 32fb9aa6f1SThomas Gleixner 33068258bcSYinghai Lu static __init int extend_mmcfg(int num) 34068258bcSYinghai Lu { 35068258bcSYinghai Lu struct acpi_mcfg_allocation *new; 36068258bcSYinghai Lu int new_num = pci_mmcfg_config_num + num; 37068258bcSYinghai Lu 38068258bcSYinghai Lu new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL); 39068258bcSYinghai Lu if (!new) 40068258bcSYinghai Lu return -1; 41068258bcSYinghai Lu 42068258bcSYinghai Lu if (pci_mmcfg_config) { 43068258bcSYinghai Lu memcpy(new, pci_mmcfg_config, 44068258bcSYinghai Lu sizeof(pci_mmcfg_config[0]) * new_num); 45068258bcSYinghai Lu kfree(pci_mmcfg_config); 46068258bcSYinghai Lu } 47068258bcSYinghai Lu pci_mmcfg_config = new; 48068258bcSYinghai Lu 49068258bcSYinghai Lu return 0; 50068258bcSYinghai Lu } 51068258bcSYinghai Lu 52068258bcSYinghai Lu static __init void fill_one_mmcfg(u64 addr, int segment, int start, int end) 53068258bcSYinghai Lu { 54068258bcSYinghai Lu int i = pci_mmcfg_config_num; 55068258bcSYinghai Lu 56068258bcSYinghai Lu pci_mmcfg_config_num++; 57068258bcSYinghai Lu pci_mmcfg_config[i].address = addr; 58068258bcSYinghai Lu pci_mmcfg_config[i].pci_segment = segment; 59068258bcSYinghai Lu pci_mmcfg_config[i].start_bus_number = start; 60068258bcSYinghai Lu pci_mmcfg_config[i].end_bus_number = end; 61068258bcSYinghai Lu } 62068258bcSYinghai Lu 63fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 64fb9aa6f1SThomas Gleixner { 65fb9aa6f1SThomas Gleixner u32 win; 66bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 67fb9aa6f1SThomas Gleixner 68fb9aa6f1SThomas Gleixner win = win & 0xf000; 69fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 70fb9aa6f1SThomas Gleixner return NULL; 71068258bcSYinghai Lu 72068258bcSYinghai Lu if (extend_mmcfg(1) == -1) 73068258bcSYinghai Lu return NULL; 74068258bcSYinghai Lu 75068258bcSYinghai Lu fill_one_mmcfg(win << 16, 0, 0, 255); 76fb9aa6f1SThomas Gleixner 77fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 78fb9aa6f1SThomas Gleixner } 79fb9aa6f1SThomas Gleixner 80fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 81fb9aa6f1SThomas Gleixner { 82fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 83fb9aa6f1SThomas Gleixner 84bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 85fb9aa6f1SThomas Gleixner 86fb9aa6f1SThomas Gleixner /* Enable bit */ 87fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 88068258bcSYinghai Lu return NULL; 89fb9aa6f1SThomas Gleixner 90fb9aa6f1SThomas Gleixner /* Size bits */ 91fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 92fb9aa6f1SThomas Gleixner case 0: 93fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 94fb9aa6f1SThomas Gleixner len = 0x10000000U; 95fb9aa6f1SThomas Gleixner break; 96fb9aa6f1SThomas Gleixner case 1: 97fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 98fb9aa6f1SThomas Gleixner len = 0x08000000U; 99fb9aa6f1SThomas Gleixner break; 100fb9aa6f1SThomas Gleixner case 2: 101fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 102fb9aa6f1SThomas Gleixner len = 0x04000000U; 103fb9aa6f1SThomas Gleixner break; 104fb9aa6f1SThomas Gleixner default: 105068258bcSYinghai Lu return NULL; 106fb9aa6f1SThomas Gleixner } 107fb9aa6f1SThomas Gleixner 108fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 109fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 110fb9aa6f1SThomas Gleixner 111fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 112068258bcSYinghai Lu return NULL; 113fb9aa6f1SThomas Gleixner 114fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 115fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 116fb9aa6f1SThomas Gleixner return NULL; 117068258bcSYinghai Lu 118068258bcSYinghai Lu if (extend_mmcfg(1) == -1) 119068258bcSYinghai Lu return NULL; 120068258bcSYinghai Lu 121068258bcSYinghai Lu fill_one_mmcfg(pciexbar & mask, 0, 0, (len >> 20) - 1); 122fb9aa6f1SThomas Gleixner 123fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 124fb9aa6f1SThomas Gleixner } 125fb9aa6f1SThomas Gleixner 1267fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1277fd0da40SYinghai Lu { 1287fd0da40SYinghai Lu u32 low, high, address; 1297fd0da40SYinghai Lu u64 base, msr; 1307fd0da40SYinghai Lu int i; 1317fd0da40SYinghai Lu unsigned segnbits = 0, busnbits; 1327fd0da40SYinghai Lu 1335f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1345f0b2976SYinghai Lu return NULL; 1355f0b2976SYinghai Lu 1367fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1377fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1387fd0da40SYinghai Lu return NULL; 1397fd0da40SYinghai Lu 1407fd0da40SYinghai Lu msr = high; 1417fd0da40SYinghai Lu msr <<= 32; 1427fd0da40SYinghai Lu msr |= low; 1437fd0da40SYinghai Lu 1447fd0da40SYinghai Lu /* mmconfig is not enable */ 1457fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 1467fd0da40SYinghai Lu return NULL; 1477fd0da40SYinghai Lu 1487fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 1497fd0da40SYinghai Lu 1507fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 1517fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 1527fd0da40SYinghai Lu 1537fd0da40SYinghai Lu /* 1547fd0da40SYinghai Lu * only handle bus 0 ? 1557fd0da40SYinghai Lu * need to skip it 1567fd0da40SYinghai Lu */ 1577fd0da40SYinghai Lu if (!busnbits) 1587fd0da40SYinghai Lu return NULL; 1597fd0da40SYinghai Lu 1607fd0da40SYinghai Lu if (busnbits > 8) { 1617fd0da40SYinghai Lu segnbits = busnbits - 8; 1627fd0da40SYinghai Lu busnbits = 8; 1637fd0da40SYinghai Lu } 1647fd0da40SYinghai Lu 165068258bcSYinghai Lu if (extend_mmcfg(1 << segnbits) == -1) 1667fd0da40SYinghai Lu return NULL; 1677fd0da40SYinghai Lu 168068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 169068258bcSYinghai Lu fill_one_mmcfg(base + (1<<28) * i, i, 0, (1 << busnbits) - 1); 1707fd0da40SYinghai Lu 1717fd0da40SYinghai Lu return "AMD Family 10h NB"; 1727fd0da40SYinghai Lu } 1737fd0da40SYinghai Lu 1745546d6f5SEd Swierk static bool __initdata mcp55_checked; 1755546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 1765546d6f5SEd Swierk { 1775546d6f5SEd Swierk int bus; 1785546d6f5SEd Swierk int mcp55_mmconf_found = 0; 1795546d6f5SEd Swierk 1805546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 1815546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 1825546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 1835546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 1845546d6f5SEd Swierk static const int extcfg_start_shift = 16; 1855546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 1865546d6f5SEd Swierk static const int extcfg_size_shift = 28; 1875546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 1885546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 1895546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 1905546d6f5SEd Swierk 1915546d6f5SEd Swierk /* 1925546d6f5SEd Swierk * do check if amd fam10h already took over 1935546d6f5SEd Swierk */ 1945546d6f5SEd Swierk if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked) 1955546d6f5SEd Swierk return NULL; 1965546d6f5SEd Swierk 1975546d6f5SEd Swierk mcp55_checked = true; 1985546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 1995546d6f5SEd Swierk u64 base; 2005546d6f5SEd Swierk u32 l, extcfg; 2015546d6f5SEd Swierk u16 vendor, device; 2025546d6f5SEd Swierk int start, size_index, end; 2035546d6f5SEd Swierk 2045546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2055546d6f5SEd Swierk vendor = l & 0xffff; 2065546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2075546d6f5SEd Swierk 2085546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2095546d6f5SEd Swierk continue; 2105546d6f5SEd Swierk 2115546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2125546d6f5SEd Swierk extcfg_regsize, &extcfg); 2135546d6f5SEd Swierk 2145546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2155546d6f5SEd Swierk continue; 2165546d6f5SEd Swierk 2175546d6f5SEd Swierk if (extend_mmcfg(1) == -1) 2185546d6f5SEd Swierk continue; 2195546d6f5SEd Swierk 2205546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2215546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2225546d6f5SEd Swierk /* base could > 4G */ 2235546d6f5SEd Swierk base <<= extcfg_base_lshift; 2245546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2255546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2265546d6f5SEd Swierk fill_one_mmcfg(base, 0, start, end); 2275546d6f5SEd Swierk mcp55_mmconf_found++; 2285546d6f5SEd Swierk } 2295546d6f5SEd Swierk 2305546d6f5SEd Swierk if (!mcp55_mmconf_found) 2315546d6f5SEd Swierk return NULL; 2325546d6f5SEd Swierk 2335546d6f5SEd Swierk return "nVidia MCP55"; 2345546d6f5SEd Swierk } 2355546d6f5SEd Swierk 236fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2377fd0da40SYinghai Lu u32 bus; 2387fd0da40SYinghai Lu u32 devfn; 239fb9aa6f1SThomas Gleixner u32 vendor; 240fb9aa6f1SThomas Gleixner u32 device; 241fb9aa6f1SThomas Gleixner const char *(*probe)(void); 242fb9aa6f1SThomas Gleixner }; 243fb9aa6f1SThomas Gleixner 244fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 2457fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2467fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 2477fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2487fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 2497fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 2507fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2517fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 2527fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2535546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 2545546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 255fb9aa6f1SThomas Gleixner }; 256fb9aa6f1SThomas Gleixner 257068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2) 258068258bcSYinghai Lu { 259068258bcSYinghai Lu const typeof(pci_mmcfg_config[0]) *m1 = x1; 260068258bcSYinghai Lu const typeof(pci_mmcfg_config[0]) *m2 = x2; 261068258bcSYinghai Lu int start1, start2; 262068258bcSYinghai Lu 263068258bcSYinghai Lu start1 = m1->start_bus_number; 264068258bcSYinghai Lu start2 = m2->start_bus_number; 265068258bcSYinghai Lu 266068258bcSYinghai Lu return start1 - start2; 267068258bcSYinghai Lu } 268068258bcSYinghai Lu 269068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 270068258bcSYinghai Lu { 271068258bcSYinghai Lu int i; 272068258bcSYinghai Lu typeof(pci_mmcfg_config[0]) *cfg, *cfgx; 273068258bcSYinghai Lu 274068258bcSYinghai Lu /* sort them at first */ 275068258bcSYinghai Lu sort(pci_mmcfg_config, pci_mmcfg_config_num, 276068258bcSYinghai Lu sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL); 277068258bcSYinghai Lu 278068258bcSYinghai Lu /* last one*/ 279068258bcSYinghai Lu if (pci_mmcfg_config_num > 0) { 280068258bcSYinghai Lu i = pci_mmcfg_config_num - 1; 281068258bcSYinghai Lu cfg = &pci_mmcfg_config[i]; 282068258bcSYinghai Lu if (cfg->end_bus_number < cfg->start_bus_number) 283068258bcSYinghai Lu cfg->end_bus_number = 255; 284068258bcSYinghai Lu } 285068258bcSYinghai Lu 286068258bcSYinghai Lu /* don't overlap please */ 287068258bcSYinghai Lu for (i = 0; i < pci_mmcfg_config_num - 1; i++) { 288068258bcSYinghai Lu cfg = &pci_mmcfg_config[i]; 289068258bcSYinghai Lu cfgx = &pci_mmcfg_config[i+1]; 290068258bcSYinghai Lu 291068258bcSYinghai Lu if (cfg->end_bus_number < cfg->start_bus_number) 292068258bcSYinghai Lu cfg->end_bus_number = 255; 293068258bcSYinghai Lu 294068258bcSYinghai Lu if (cfg->end_bus_number >= cfgx->start_bus_number) 295068258bcSYinghai Lu cfg->end_bus_number = cfgx->start_bus_number - 1; 296068258bcSYinghai Lu } 297068258bcSYinghai Lu } 298068258bcSYinghai Lu 299fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 300fb9aa6f1SThomas Gleixner { 301fb9aa6f1SThomas Gleixner u32 l; 3027fd0da40SYinghai Lu u32 bus, devfn; 303fb9aa6f1SThomas Gleixner u16 vendor, device; 304fb9aa6f1SThomas Gleixner int i; 305fb9aa6f1SThomas Gleixner const char *name; 306fb9aa6f1SThomas Gleixner 307bb63b421SYinghai Lu if (!raw_pci_ops) 308bb63b421SYinghai Lu return 0; 309bb63b421SYinghai Lu 310fb9aa6f1SThomas Gleixner pci_mmcfg_config_num = 0; 311fb9aa6f1SThomas Gleixner pci_mmcfg_config = NULL; 312fb9aa6f1SThomas Gleixner 313068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3147fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3157fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 316bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3177fd0da40SYinghai Lu vendor = l & 0xffff; 3187fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3197fd0da40SYinghai Lu 320068258bcSYinghai Lu name = NULL; 321fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 322fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 323fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 324068258bcSYinghai Lu 325068258bcSYinghai Lu if (name) 326068258bcSYinghai Lu printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n", 327068258bcSYinghai Lu name); 328fb9aa6f1SThomas Gleixner } 329fb9aa6f1SThomas Gleixner 330068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 331068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 332fb9aa6f1SThomas Gleixner 333068258bcSYinghai Lu return pci_mmcfg_config_num != 0; 334fb9aa6f1SThomas Gleixner } 335fb9aa6f1SThomas Gleixner 336ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 337fb9aa6f1SThomas Gleixner { 338068258bcSYinghai Lu #define PCI_MMCFG_RESOURCE_NAME_LEN 24 339fb9aa6f1SThomas Gleixner int i; 340fb9aa6f1SThomas Gleixner struct resource *res; 341fb9aa6f1SThomas Gleixner char *names; 342fb9aa6f1SThomas Gleixner unsigned num_buses; 343fb9aa6f1SThomas Gleixner 344fb9aa6f1SThomas Gleixner res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res), 345fb9aa6f1SThomas Gleixner pci_mmcfg_config_num, GFP_KERNEL); 346fb9aa6f1SThomas Gleixner if (!res) { 347fb9aa6f1SThomas Gleixner printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n"); 348fb9aa6f1SThomas Gleixner return; 349fb9aa6f1SThomas Gleixner } 350fb9aa6f1SThomas Gleixner 351fb9aa6f1SThomas Gleixner names = (void *)&res[pci_mmcfg_config_num]; 352fb9aa6f1SThomas Gleixner for (i = 0; i < pci_mmcfg_config_num; i++, res++) { 353fb9aa6f1SThomas Gleixner struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i]; 354fb9aa6f1SThomas Gleixner num_buses = cfg->end_bus_number - cfg->start_bus_number + 1; 355fb9aa6f1SThomas Gleixner res->name = names; 356068258bcSYinghai Lu snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN, 357068258bcSYinghai Lu "PCI MMCONFIG %u [%02x-%02x]", cfg->pci_segment, 358068258bcSYinghai Lu cfg->start_bus_number, cfg->end_bus_number); 359068258bcSYinghai Lu res->start = cfg->address + (cfg->start_bus_number << 20); 360fb9aa6f1SThomas Gleixner res->end = res->start + (num_buses << 20) - 1; 361ebd60cd6SYinghai Lu res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 362fb9aa6f1SThomas Gleixner insert_resource(&iomem_resource, res); 363fb9aa6f1SThomas Gleixner names += PCI_MMCFG_RESOURCE_NAME_LEN; 364fb9aa6f1SThomas Gleixner } 365fb9aa6f1SThomas Gleixner 366fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 367fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 368fb9aa6f1SThomas Gleixner } 369fb9aa6f1SThomas Gleixner 3707752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3717752d5cfSRobert Hancock void *data) 3727752d5cfSRobert Hancock { 3737752d5cfSRobert Hancock struct resource *mcfg_res = data; 3747752d5cfSRobert Hancock struct acpi_resource_address64 address; 3757752d5cfSRobert Hancock acpi_status status; 3767752d5cfSRobert Hancock 3777752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3787752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3797752d5cfSRobert Hancock &res->data.fixed_memory32; 3807752d5cfSRobert Hancock if (!fixmem32) 3817752d5cfSRobert Hancock return AE_OK; 3827752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 38375e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3847752d5cfSRobert Hancock fixmem32->address_length))) { 3857752d5cfSRobert Hancock mcfg_res->flags = 1; 3867752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3877752d5cfSRobert Hancock } 3887752d5cfSRobert Hancock } 3897752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3907752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3917752d5cfSRobert Hancock return AE_OK; 3927752d5cfSRobert Hancock 3937752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 3947752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 3957752d5cfSRobert Hancock (address.address_length <= 0) || 3967752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 3977752d5cfSRobert Hancock return AE_OK; 3987752d5cfSRobert Hancock 3997752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 40075e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 4017752d5cfSRobert Hancock mcfg_res->flags = 1; 4027752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4037752d5cfSRobert Hancock } 4047752d5cfSRobert Hancock return AE_OK; 4057752d5cfSRobert Hancock } 4067752d5cfSRobert Hancock 4077752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 4087752d5cfSRobert Hancock void *context, void **rv) 4097752d5cfSRobert Hancock { 4107752d5cfSRobert Hancock struct resource *mcfg_res = context; 4117752d5cfSRobert Hancock 4127752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4137752d5cfSRobert Hancock check_mcfg_resource, context); 4147752d5cfSRobert Hancock 4157752d5cfSRobert Hancock if (mcfg_res->flags) 4167752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4177752d5cfSRobert Hancock 4187752d5cfSRobert Hancock return AE_OK; 4197752d5cfSRobert Hancock } 4207752d5cfSRobert Hancock 421a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4227752d5cfSRobert Hancock { 4237752d5cfSRobert Hancock struct resource mcfg_res; 4247752d5cfSRobert Hancock 4257752d5cfSRobert Hancock mcfg_res.start = start; 42675e613cdSYinghai Lu mcfg_res.end = end - 1; 4277752d5cfSRobert Hancock mcfg_res.flags = 0; 4287752d5cfSRobert Hancock 4297752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4307752d5cfSRobert Hancock 4317752d5cfSRobert Hancock if (!mcfg_res.flags) 4327752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4337752d5cfSRobert Hancock NULL); 4347752d5cfSRobert Hancock 4357752d5cfSRobert Hancock return mcfg_res.flags; 4367752d5cfSRobert Hancock } 4377752d5cfSRobert Hancock 438a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 439a83fe32fSYinghai Lu 440a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 441a83fe32fSYinghai Lu u64 addr, u64 size, int i, 442a83fe32fSYinghai Lu typeof(pci_mmcfg_config[0]) *cfg, int with_e820) 443a83fe32fSYinghai Lu { 444a83fe32fSYinghai Lu u64 old_size = size; 445a83fe32fSYinghai Lu int valid = 0; 446a83fe32fSYinghai Lu 447044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 448a83fe32fSYinghai Lu size >>= 1; 449a83fe32fSYinghai Lu if (size < (16UL<<20)) 450a83fe32fSYinghai Lu break; 451a83fe32fSYinghai Lu } 452a83fe32fSYinghai Lu 453a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 454a83fe32fSYinghai Lu printk(KERN_NOTICE 455a83fe32fSYinghai Lu "PCI: MCFG area at %Lx reserved in %s\n", 456a83fe32fSYinghai Lu addr, with_e820?"E820":"ACPI motherboard resources"); 457a83fe32fSYinghai Lu valid = 1; 458a83fe32fSYinghai Lu 459a83fe32fSYinghai Lu if (old_size != size) { 460a83fe32fSYinghai Lu /* update end_bus_number */ 461a83fe32fSYinghai Lu cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1); 462a83fe32fSYinghai Lu printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx " 463a83fe32fSYinghai Lu "segment %hu buses %u - %u\n", 464a83fe32fSYinghai Lu i, (unsigned long)cfg->address, cfg->pci_segment, 465a83fe32fSYinghai Lu (unsigned int)cfg->start_bus_number, 466a83fe32fSYinghai Lu (unsigned int)cfg->end_bus_number); 467a83fe32fSYinghai Lu } 468a83fe32fSYinghai Lu } 469a83fe32fSYinghai Lu 470a83fe32fSYinghai Lu return valid; 471a83fe32fSYinghai Lu } 472a83fe32fSYinghai Lu 473bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early) 474fb9aa6f1SThomas Gleixner { 475fb9aa6f1SThomas Gleixner typeof(pci_mmcfg_config[0]) *cfg; 4767752d5cfSRobert Hancock int i; 477fb9aa6f1SThomas Gleixner 478fb9aa6f1SThomas Gleixner if ((pci_mmcfg_config_num == 0) || 479fb9aa6f1SThomas Gleixner (pci_mmcfg_config == NULL) || 480fb9aa6f1SThomas Gleixner (pci_mmcfg_config[0].address == 0)) 481fb9aa6f1SThomas Gleixner return; 482fb9aa6f1SThomas Gleixner 4837752d5cfSRobert Hancock for (i = 0; i < pci_mmcfg_config_num; i++) { 48405c58b8aSYinghai Lu int valid = 0; 485a83fe32fSYinghai Lu u64 addr, size; 486a83fe32fSYinghai Lu 4877752d5cfSRobert Hancock cfg = &pci_mmcfg_config[i]; 488a83fe32fSYinghai Lu addr = cfg->start_bus_number; 489a83fe32fSYinghai Lu addr <<= 20; 490a83fe32fSYinghai Lu addr += cfg->address; 491a83fe32fSYinghai Lu size = cfg->end_bus_number + 1 - cfg->start_bus_number; 492a83fe32fSYinghai Lu size <<= 20; 49305c58b8aSYinghai Lu printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx " 4947752d5cfSRobert Hancock "segment %hu buses %u - %u\n", 4957752d5cfSRobert Hancock i, (unsigned long)cfg->address, cfg->pci_segment, 4967752d5cfSRobert Hancock (unsigned int)cfg->start_bus_number, 4977752d5cfSRobert Hancock (unsigned int)cfg->end_bus_number); 49805c58b8aSYinghai Lu 4995f0db7a2SFeng Tang if (!early && !acpi_disabled) 500a83fe32fSYinghai Lu valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0); 50105c58b8aSYinghai Lu 50205c58b8aSYinghai Lu if (valid) 50305c58b8aSYinghai Lu continue; 50405c58b8aSYinghai Lu 50505c58b8aSYinghai Lu if (!early) 506fb9aa6f1SThomas Gleixner printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not" 5077752d5cfSRobert Hancock " reserved in ACPI motherboard resources\n", 5087752d5cfSRobert Hancock cfg->address); 509a83fe32fSYinghai Lu 5107752d5cfSRobert Hancock /* Don't try to do this check unless configuration 511bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 512a83fe32fSYinghai Lu if (raw_pci_ops) 513a83fe32fSYinghai Lu valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1); 51405c58b8aSYinghai Lu 51505c58b8aSYinghai Lu if (!valid) 51605c58b8aSYinghai Lu goto reject; 5177752d5cfSRobert Hancock } 5187752d5cfSRobert Hancock 519fb9aa6f1SThomas Gleixner return; 520fb9aa6f1SThomas Gleixner 521fb9aa6f1SThomas Gleixner reject: 522ef310237SDave Jones printk(KERN_INFO "PCI: Not using MMCONFIG.\n"); 5230b64ad71SYinghai Lu pci_mmcfg_arch_free(); 524fb9aa6f1SThomas Gleixner kfree(pci_mmcfg_config); 525fb9aa6f1SThomas Gleixner pci_mmcfg_config = NULL; 526fb9aa6f1SThomas Gleixner pci_mmcfg_config_num = 0; 527fb9aa6f1SThomas Gleixner } 528fb9aa6f1SThomas Gleixner 52905c58b8aSYinghai Lu static int __initdata known_bridge; 53005c58b8aSYinghai Lu 531c4bf2f37SLen Brown /* The physical address of the MMCONFIG aperture. Set from ACPI tables. */ 532c4bf2f37SLen Brown struct acpi_mcfg_allocation *pci_mmcfg_config; 533c4bf2f37SLen Brown int pci_mmcfg_config_num; 534c4bf2f37SLen Brown 535*9a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 536*9a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 537c4bf2f37SLen Brown { 538*9a08f7d3SBjorn Helgaas int year; 539c4bf2f37SLen Brown 540*9a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 541c4bf2f37SLen Brown return 0; 542*9a08f7d3SBjorn Helgaas 543*9a08f7d3SBjorn Helgaas if (!strcmp(mcfg->header.oem_id, "SGI")) 544*9a08f7d3SBjorn Helgaas return 0; 545*9a08f7d3SBjorn Helgaas 546*9a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 547*9a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 548*9a08f7d3SBjorn Helgaas year >= 2010) 549*9a08f7d3SBjorn Helgaas return 0; 550*9a08f7d3SBjorn Helgaas } 551*9a08f7d3SBjorn Helgaas 552*9a08f7d3SBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx " 553*9a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 554*9a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 555*9a08f7d3SBjorn Helgaas return -EINVAL; 556c4bf2f37SLen Brown } 557c4bf2f37SLen Brown 558c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 559c4bf2f37SLen Brown { 560c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 561c4bf2f37SLen Brown unsigned long i; 562c4bf2f37SLen Brown int config_size; 563c4bf2f37SLen Brown 564c4bf2f37SLen Brown if (!header) 565c4bf2f37SLen Brown return -EINVAL; 566c4bf2f37SLen Brown 567c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 568c4bf2f37SLen Brown 569c4bf2f37SLen Brown /* how many config structures do we have */ 570c4bf2f37SLen Brown pci_mmcfg_config_num = 0; 571c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 572c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 573c4bf2f37SLen Brown ++pci_mmcfg_config_num; 574c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 575c4bf2f37SLen Brown }; 576c4bf2f37SLen Brown if (pci_mmcfg_config_num == 0) { 577c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 578c4bf2f37SLen Brown return -ENODEV; 579c4bf2f37SLen Brown } 580c4bf2f37SLen Brown 581c4bf2f37SLen Brown config_size = pci_mmcfg_config_num * sizeof(*pci_mmcfg_config); 582c4bf2f37SLen Brown pci_mmcfg_config = kmalloc(config_size, GFP_KERNEL); 583c4bf2f37SLen Brown if (!pci_mmcfg_config) { 584c4bf2f37SLen Brown printk(KERN_WARNING PREFIX 585c4bf2f37SLen Brown "No memory for MCFG config tables\n"); 586c4bf2f37SLen Brown return -ENOMEM; 587c4bf2f37SLen Brown } 588c4bf2f37SLen Brown 589c4bf2f37SLen Brown memcpy(pci_mmcfg_config, &mcfg[1], config_size); 590c4bf2f37SLen Brown 591c4bf2f37SLen Brown for (i = 0; i < pci_mmcfg_config_num; ++i) { 592*9a08f7d3SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, &pci_mmcfg_config[i])) { 593c4bf2f37SLen Brown kfree(pci_mmcfg_config); 594c4bf2f37SLen Brown pci_mmcfg_config_num = 0; 595c4bf2f37SLen Brown return -ENODEV; 596c4bf2f37SLen Brown } 597c4bf2f37SLen Brown } 598c4bf2f37SLen Brown 599c4bf2f37SLen Brown return 0; 600c4bf2f37SLen Brown } 601c4bf2f37SLen Brown 602968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 603fb9aa6f1SThomas Gleixner { 6047752d5cfSRobert Hancock /* MMCONFIG disabled */ 6057752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 6067752d5cfSRobert Hancock return; 6077752d5cfSRobert Hancock 6087752d5cfSRobert Hancock /* MMCONFIG already enabled */ 60905c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 6107752d5cfSRobert Hancock return; 6117752d5cfSRobert Hancock 61205c58b8aSYinghai Lu /* for late to exit */ 61305c58b8aSYinghai Lu if (known_bridge) 61405c58b8aSYinghai Lu return; 6157752d5cfSRobert Hancock 616bb63b421SYinghai Lu if (early) { 61705c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 61805c58b8aSYinghai Lu known_bridge = 1; 61905c58b8aSYinghai Lu } 62005c58b8aSYinghai Lu 621068258bcSYinghai Lu if (!known_bridge) 6225f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 623068258bcSYinghai Lu 624bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6257752d5cfSRobert Hancock 626fb9aa6f1SThomas Gleixner if ((pci_mmcfg_config_num == 0) || 627fb9aa6f1SThomas Gleixner (pci_mmcfg_config == NULL) || 628fb9aa6f1SThomas Gleixner (pci_mmcfg_config[0].address == 0)) 629fb9aa6f1SThomas Gleixner return; 630fb9aa6f1SThomas Gleixner 631ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 632fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 633ebd60cd6SYinghai Lu else { 634fb9aa6f1SThomas Gleixner /* 635fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 636fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 637fb9aa6f1SThomas Gleixner */ 638fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 639fb9aa6f1SThomas Gleixner } 640fb9aa6f1SThomas Gleixner } 641fb9aa6f1SThomas Gleixner 642bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 64305c58b8aSYinghai Lu { 644bb63b421SYinghai Lu __pci_mmcfg_init(1); 64505c58b8aSYinghai Lu } 64605c58b8aSYinghai Lu 64705c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 64805c58b8aSYinghai Lu { 649bb63b421SYinghai Lu __pci_mmcfg_init(0); 65005c58b8aSYinghai Lu } 65105c58b8aSYinghai Lu 652fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 653fb9aa6f1SThomas Gleixner { 654fb9aa6f1SThomas Gleixner /* 655fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 656fb9aa6f1SThomas Gleixner * don't insert the resources. 657fb9aa6f1SThomas Gleixner */ 658fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 659fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 660fb9aa6f1SThomas Gleixner (pci_mmcfg_config_num == 0) || 661fb9aa6f1SThomas Gleixner (pci_mmcfg_config == NULL) || 662fb9aa6f1SThomas Gleixner (pci_mmcfg_config[0].address == 0)) 663fb9aa6f1SThomas Gleixner return 1; 664fb9aa6f1SThomas Gleixner 665fb9aa6f1SThomas Gleixner /* 666fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 667fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 668fb9aa6f1SThomas Gleixner * called. 669fb9aa6f1SThomas Gleixner */ 670ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 671fb9aa6f1SThomas Gleixner 672fb9aa6f1SThomas Gleixner return 0; 673fb9aa6f1SThomas Gleixner } 674fb9aa6f1SThomas Gleixner 675fb9aa6f1SThomas Gleixner /* 676fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 677fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 678fb9aa6f1SThomas Gleixner * with other system resources. 679fb9aa6f1SThomas Gleixner */ 680fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 681