xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 95cf1cf0c5a767feb811dfed298b95b1df8824c7)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
165f0db7a2SFeng Tang #include <linux/sfi_acpi.h>
17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
189a08f7d3SBjorn Helgaas #include <linux/dmi.h>
19068258bcSYinghai Lu #include <linux/sort.h>
20fb9aa6f1SThomas Gleixner #include <asm/e820.h>
2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
225f0db7a2SFeng Tang #include <asm/acpi.h>
23fb9aa6f1SThomas Gleixner 
24f4a2d584SLen Brown #define PREFIX "PCI: "
25a192a958SLen Brown 
26fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
27fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
28fb9aa6f1SThomas Gleixner 
297da7d360SBjorn Helgaas static __init void free_all_mmcfg(void)
307da7d360SBjorn Helgaas {
317da7d360SBjorn Helgaas 	pci_mmcfg_arch_free();
327da7d360SBjorn Helgaas 	pci_mmcfg_config_num = 0;
337da7d360SBjorn Helgaas 	kfree(pci_mmcfg_config);
347da7d360SBjorn Helgaas 	pci_mmcfg_config = NULL;
357da7d360SBjorn Helgaas }
367da7d360SBjorn Helgaas 
37d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
38d215a9c8SBjorn Helgaas 							int end, u64 addr)
39068258bcSYinghai Lu {
40d215a9c8SBjorn Helgaas 	struct pci_mmcfg_region *new;
417da7d360SBjorn Helgaas 	int new_num = pci_mmcfg_config_num + 1;
427da7d360SBjorn Helgaas 	int i = pci_mmcfg_config_num;
43068258bcSYinghai Lu 
44f7ca6984SBjorn Helgaas 	if (addr == 0)
45f7ca6984SBjorn Helgaas 		return NULL;
46f7ca6984SBjorn Helgaas 
47068258bcSYinghai Lu 	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
48068258bcSYinghai Lu 	if (!new)
497da7d360SBjorn Helgaas 		return NULL;
50068258bcSYinghai Lu 
51068258bcSYinghai Lu 	if (pci_mmcfg_config) {
52068258bcSYinghai Lu 		memcpy(new, pci_mmcfg_config,
53068258bcSYinghai Lu 			 sizeof(pci_mmcfg_config[0]) * new_num);
54068258bcSYinghai Lu 		kfree(pci_mmcfg_config);
55068258bcSYinghai Lu 	}
56068258bcSYinghai Lu 	pci_mmcfg_config = new;
57068258bcSYinghai Lu 	pci_mmcfg_config_num++;
58*95cf1cf0SBjorn Helgaas 
59*95cf1cf0SBjorn Helgaas 	new = &pci_mmcfg_config[i];
60*95cf1cf0SBjorn Helgaas 
61*95cf1cf0SBjorn Helgaas 	new->address = addr;
62*95cf1cf0SBjorn Helgaas 	new->segment = segment;
63*95cf1cf0SBjorn Helgaas 	new->start_bus = start;
64*95cf1cf0SBjorn Helgaas 	new->end_bus = end;
657da7d360SBjorn Helgaas 
667da7d360SBjorn Helgaas 	return &pci_mmcfg_config[i];
67068258bcSYinghai Lu }
68068258bcSYinghai Lu 
69fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
70fb9aa6f1SThomas Gleixner {
71fb9aa6f1SThomas Gleixner 	u32 win;
72bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
73fb9aa6f1SThomas Gleixner 
74fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
75fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
76fb9aa6f1SThomas Gleixner 		return NULL;
77068258bcSYinghai Lu 
787da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
79068258bcSYinghai Lu 		return NULL;
80068258bcSYinghai Lu 
81fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
82fb9aa6f1SThomas Gleixner }
83fb9aa6f1SThomas Gleixner 
84fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
85fb9aa6f1SThomas Gleixner {
86fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
87fb9aa6f1SThomas Gleixner 
88bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
89fb9aa6f1SThomas Gleixner 
90fb9aa6f1SThomas Gleixner 	/* Enable bit */
91fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
92068258bcSYinghai Lu 		return NULL;
93fb9aa6f1SThomas Gleixner 
94fb9aa6f1SThomas Gleixner 	/* Size bits */
95fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
96fb9aa6f1SThomas Gleixner 	case 0:
97fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
98fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
99fb9aa6f1SThomas Gleixner 		break;
100fb9aa6f1SThomas Gleixner 	case 1:
101fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
102fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
103fb9aa6f1SThomas Gleixner 		break;
104fb9aa6f1SThomas Gleixner 	case 2:
105fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
106fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
107fb9aa6f1SThomas Gleixner 		break;
108fb9aa6f1SThomas Gleixner 	default:
109068258bcSYinghai Lu 		return NULL;
110fb9aa6f1SThomas Gleixner 	}
111fb9aa6f1SThomas Gleixner 
112fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
113fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
114fb9aa6f1SThomas Gleixner 
115fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
116068258bcSYinghai Lu 		return NULL;
117fb9aa6f1SThomas Gleixner 
118fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
119fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
120fb9aa6f1SThomas Gleixner 		return NULL;
121068258bcSYinghai Lu 
1227da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
123068258bcSYinghai Lu 		return NULL;
124068258bcSYinghai Lu 
125fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
126fb9aa6f1SThomas Gleixner }
127fb9aa6f1SThomas Gleixner 
1287fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1297fd0da40SYinghai Lu {
1307fd0da40SYinghai Lu 	u32 low, high, address;
1317fd0da40SYinghai Lu 	u64 base, msr;
1327fd0da40SYinghai Lu 	int i;
1337da7d360SBjorn Helgaas 	unsigned segnbits = 0, busnbits, end_bus;
1347fd0da40SYinghai Lu 
1355f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1365f0b2976SYinghai Lu 		return NULL;
1375f0b2976SYinghai Lu 
1387fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1397fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1407fd0da40SYinghai Lu 		return NULL;
1417fd0da40SYinghai Lu 
1427fd0da40SYinghai Lu 	msr = high;
1437fd0da40SYinghai Lu 	msr <<= 32;
1447fd0da40SYinghai Lu 	msr |= low;
1457fd0da40SYinghai Lu 
1467fd0da40SYinghai Lu 	/* mmconfig is not enable */
1477fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1487fd0da40SYinghai Lu 		return NULL;
1497fd0da40SYinghai Lu 
1507fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1517fd0da40SYinghai Lu 
1527fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1537fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1547fd0da40SYinghai Lu 
1557fd0da40SYinghai Lu 	/*
1567fd0da40SYinghai Lu 	 * only handle bus 0 ?
1577fd0da40SYinghai Lu 	 * need to skip it
1587fd0da40SYinghai Lu 	 */
1597fd0da40SYinghai Lu 	if (!busnbits)
1607fd0da40SYinghai Lu 		return NULL;
1617fd0da40SYinghai Lu 
1627fd0da40SYinghai Lu 	if (busnbits > 8) {
1637fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1647fd0da40SYinghai Lu 		busnbits = 8;
1657fd0da40SYinghai Lu 	}
1667fd0da40SYinghai Lu 
1677da7d360SBjorn Helgaas 	end_bus = (1 << busnbits) - 1;
168068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
1697da7d360SBjorn Helgaas 		if (pci_mmconfig_add(i, 0, end_bus,
1707da7d360SBjorn Helgaas 				     base + (1<<28) * i) == NULL) {
1717da7d360SBjorn Helgaas 			free_all_mmcfg();
1727da7d360SBjorn Helgaas 			return NULL;
1737da7d360SBjorn Helgaas 		}
1747fd0da40SYinghai Lu 
1757fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1767fd0da40SYinghai Lu }
1777fd0da40SYinghai Lu 
1785546d6f5SEd Swierk static bool __initdata mcp55_checked;
1795546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
1805546d6f5SEd Swierk {
1815546d6f5SEd Swierk 	int bus;
1825546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
1835546d6f5SEd Swierk 
1845546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
1855546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
1865546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
1875546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
1885546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
1895546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
1905546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
1915546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
1925546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
1935546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
1945546d6f5SEd Swierk 
1955546d6f5SEd Swierk 	/*
1965546d6f5SEd Swierk 	 * do check if amd fam10h already took over
1975546d6f5SEd Swierk 	 */
1985546d6f5SEd Swierk 	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
1995546d6f5SEd Swierk 		return NULL;
2005546d6f5SEd Swierk 
2015546d6f5SEd Swierk 	mcp55_checked = true;
2025546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
2035546d6f5SEd Swierk 		u64 base;
2045546d6f5SEd Swierk 		u32 l, extcfg;
2055546d6f5SEd Swierk 		u16 vendor, device;
2065546d6f5SEd Swierk 		int start, size_index, end;
2075546d6f5SEd Swierk 
2085546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2095546d6f5SEd Swierk 		vendor = l & 0xffff;
2105546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2115546d6f5SEd Swierk 
2125546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2135546d6f5SEd Swierk 			continue;
2145546d6f5SEd Swierk 
2155546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2165546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2175546d6f5SEd Swierk 
2185546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2195546d6f5SEd Swierk 			continue;
2205546d6f5SEd Swierk 
2215546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2225546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2235546d6f5SEd Swierk 		/* base could > 4G */
2245546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2255546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2265546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2277da7d360SBjorn Helgaas 		if (pci_mmconfig_add(0, start, end, base) == NULL)
2287da7d360SBjorn Helgaas 			continue;
2295546d6f5SEd Swierk 		mcp55_mmconf_found++;
2305546d6f5SEd Swierk 	}
2315546d6f5SEd Swierk 
2325546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2335546d6f5SEd Swierk 		return NULL;
2345546d6f5SEd Swierk 
2355546d6f5SEd Swierk 	return "nVidia MCP55";
2365546d6f5SEd Swierk }
2375546d6f5SEd Swierk 
238fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2397fd0da40SYinghai Lu 	u32 bus;
2407fd0da40SYinghai Lu 	u32 devfn;
241fb9aa6f1SThomas Gleixner 	u32 vendor;
242fb9aa6f1SThomas Gleixner 	u32 device;
243fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
244fb9aa6f1SThomas Gleixner };
245fb9aa6f1SThomas Gleixner 
246fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2477fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2487fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2497fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2507fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2517fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2527fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2537fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2547fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2555546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
2565546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
257fb9aa6f1SThomas Gleixner };
258fb9aa6f1SThomas Gleixner 
259068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2)
260068258bcSYinghai Lu {
261068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m1 = x1;
262068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m2 = x2;
263068258bcSYinghai Lu 	int start1, start2;
264068258bcSYinghai Lu 
265d7e6b66fSBjorn Helgaas 	start1 = m1->start_bus;
266d7e6b66fSBjorn Helgaas 	start2 = m2->start_bus;
267068258bcSYinghai Lu 
268068258bcSYinghai Lu 	return start1 - start2;
269068258bcSYinghai Lu }
270068258bcSYinghai Lu 
271068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
272068258bcSYinghai Lu {
273068258bcSYinghai Lu 	int i;
274068258bcSYinghai Lu 	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;
275068258bcSYinghai Lu 
276068258bcSYinghai Lu 	/* sort them at first */
277068258bcSYinghai Lu 	sort(pci_mmcfg_config, pci_mmcfg_config_num,
278068258bcSYinghai Lu 		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);
279068258bcSYinghai Lu 
280068258bcSYinghai Lu 	/* last one*/
281068258bcSYinghai Lu 	if (pci_mmcfg_config_num > 0) {
282068258bcSYinghai Lu 		i = pci_mmcfg_config_num - 1;
283068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
284d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
285d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
286068258bcSYinghai Lu 	}
287068258bcSYinghai Lu 
288068258bcSYinghai Lu 	/* don't overlap please */
289068258bcSYinghai Lu 	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
290068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
291068258bcSYinghai Lu 		cfgx = &pci_mmcfg_config[i+1];
292068258bcSYinghai Lu 
293d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
294d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
295068258bcSYinghai Lu 
296d7e6b66fSBjorn Helgaas 		if (cfg->end_bus >= cfgx->start_bus)
297d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfgx->start_bus - 1;
298068258bcSYinghai Lu 	}
299068258bcSYinghai Lu }
300068258bcSYinghai Lu 
301fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
302fb9aa6f1SThomas Gleixner {
303fb9aa6f1SThomas Gleixner 	u32 l;
3047fd0da40SYinghai Lu 	u32 bus, devfn;
305fb9aa6f1SThomas Gleixner 	u16 vendor, device;
306fb9aa6f1SThomas Gleixner 	int i;
307fb9aa6f1SThomas Gleixner 	const char *name;
308fb9aa6f1SThomas Gleixner 
309bb63b421SYinghai Lu 	if (!raw_pci_ops)
310bb63b421SYinghai Lu 		return 0;
311bb63b421SYinghai Lu 
3127da7d360SBjorn Helgaas 	free_all_mmcfg();
313fb9aa6f1SThomas Gleixner 
314068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3157fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3167fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
317bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3187fd0da40SYinghai Lu 		vendor = l & 0xffff;
3197fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3207fd0da40SYinghai Lu 
321068258bcSYinghai Lu 		name = NULL;
322fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
323fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
324fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
325068258bcSYinghai Lu 
326068258bcSYinghai Lu 		if (name)
327068258bcSYinghai Lu 			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
328068258bcSYinghai Lu 			       name);
329fb9aa6f1SThomas Gleixner 	}
330fb9aa6f1SThomas Gleixner 
331068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
332068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
333fb9aa6f1SThomas Gleixner 
334068258bcSYinghai Lu 	return pci_mmcfg_config_num != 0;
335fb9aa6f1SThomas Gleixner }
336fb9aa6f1SThomas Gleixner 
337ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
338fb9aa6f1SThomas Gleixner {
339068258bcSYinghai Lu #define PCI_MMCFG_RESOURCE_NAME_LEN 24
340fb9aa6f1SThomas Gleixner 	int i;
341fb9aa6f1SThomas Gleixner 	struct resource *res;
342fb9aa6f1SThomas Gleixner 	char *names;
343fb9aa6f1SThomas Gleixner 	unsigned num_buses;
344fb9aa6f1SThomas Gleixner 
345fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
346fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
347fb9aa6f1SThomas Gleixner 	if (!res) {
348fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
349fb9aa6f1SThomas Gleixner 		return;
350fb9aa6f1SThomas Gleixner 	}
351fb9aa6f1SThomas Gleixner 
352fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
353fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
354d215a9c8SBjorn Helgaas 		struct pci_mmcfg_region *cfg = &pci_mmcfg_config[i];
355d7e6b66fSBjorn Helgaas 		num_buses = cfg->end_bus - cfg->start_bus + 1;
356fb9aa6f1SThomas Gleixner 		res->name = names;
357068258bcSYinghai Lu 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN,
358d7e6b66fSBjorn Helgaas 			 "PCI MMCONFIG %u [%02x-%02x]", cfg->segment,
359d7e6b66fSBjorn Helgaas 			 cfg->start_bus, cfg->end_bus);
360df5eb1d6SBjorn Helgaas 		res->start = cfg->address +
361d7e6b66fSBjorn Helgaas 			PCI_MMCFG_BUS_OFFSET(cfg->start_bus);
362df5eb1d6SBjorn Helgaas 		res->end = res->start + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
363ebd60cd6SYinghai Lu 		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
364fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
365fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
366fb9aa6f1SThomas Gleixner 	}
367fb9aa6f1SThomas Gleixner 
368fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
369fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
370fb9aa6f1SThomas Gleixner }
371fb9aa6f1SThomas Gleixner 
3727752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3737752d5cfSRobert Hancock 					      void *data)
3747752d5cfSRobert Hancock {
3757752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3767752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3777752d5cfSRobert Hancock 	acpi_status status;
3787752d5cfSRobert Hancock 
3797752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3807752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3817752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3827752d5cfSRobert Hancock 		if (!fixmem32)
3837752d5cfSRobert Hancock 			return AE_OK;
3847752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
38575e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3867752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3877752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3887752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3897752d5cfSRobert Hancock 		}
3907752d5cfSRobert Hancock 	}
3917752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3927752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3937752d5cfSRobert Hancock 		return AE_OK;
3947752d5cfSRobert Hancock 
3957752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3967752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3977752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3987752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3997752d5cfSRobert Hancock 		return AE_OK;
4007752d5cfSRobert Hancock 
4017752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
40275e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
4037752d5cfSRobert Hancock 		mcfg_res->flags = 1;
4047752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4057752d5cfSRobert Hancock 	}
4067752d5cfSRobert Hancock 	return AE_OK;
4077752d5cfSRobert Hancock }
4087752d5cfSRobert Hancock 
4097752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
4107752d5cfSRobert Hancock 		void *context, void **rv)
4117752d5cfSRobert Hancock {
4127752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4137752d5cfSRobert Hancock 
4147752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4157752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4167752d5cfSRobert Hancock 
4177752d5cfSRobert Hancock 	if (mcfg_res->flags)
4187752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4197752d5cfSRobert Hancock 
4207752d5cfSRobert Hancock 	return AE_OK;
4217752d5cfSRobert Hancock }
4227752d5cfSRobert Hancock 
423a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4247752d5cfSRobert Hancock {
4257752d5cfSRobert Hancock 	struct resource mcfg_res;
4267752d5cfSRobert Hancock 
4277752d5cfSRobert Hancock 	mcfg_res.start = start;
42875e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4297752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4307752d5cfSRobert Hancock 
4317752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4327752d5cfSRobert Hancock 
4337752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4347752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4357752d5cfSRobert Hancock 				 NULL);
4367752d5cfSRobert Hancock 
4377752d5cfSRobert Hancock 	return mcfg_res.flags;
4387752d5cfSRobert Hancock }
4397752d5cfSRobert Hancock 
440a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
441a83fe32fSYinghai Lu 
442a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
443a83fe32fSYinghai Lu 		u64 addr, u64 size, int i,
444a83fe32fSYinghai Lu 		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
445a83fe32fSYinghai Lu {
446a83fe32fSYinghai Lu 	u64 old_size = size;
447a83fe32fSYinghai Lu 	int valid = 0;
448a83fe32fSYinghai Lu 
449044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
450a83fe32fSYinghai Lu 		size >>= 1;
451a83fe32fSYinghai Lu 		if (size < (16UL<<20))
452a83fe32fSYinghai Lu 			break;
453a83fe32fSYinghai Lu 	}
454a83fe32fSYinghai Lu 
455a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
456a83fe32fSYinghai Lu 		printk(KERN_NOTICE
457a83fe32fSYinghai Lu 		       "PCI: MCFG area at %Lx reserved in %s\n",
458a83fe32fSYinghai Lu 			addr, with_e820?"E820":"ACPI motherboard resources");
459a83fe32fSYinghai Lu 		valid = 1;
460a83fe32fSYinghai Lu 
461a83fe32fSYinghai Lu 		if (old_size != size) {
462d7e6b66fSBjorn Helgaas 			/* update end_bus */
463d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
464a83fe32fSYinghai Lu 			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
465a83fe32fSYinghai Lu 			       "segment %hu buses %u - %u\n",
466d7e6b66fSBjorn Helgaas 			       i, (unsigned long)cfg->address, cfg->segment,
467d7e6b66fSBjorn Helgaas 			       (unsigned int)cfg->start_bus,
468d7e6b66fSBjorn Helgaas 			       (unsigned int)cfg->end_bus);
469a83fe32fSYinghai Lu 		}
470a83fe32fSYinghai Lu 	}
471a83fe32fSYinghai Lu 
472a83fe32fSYinghai Lu 	return valid;
473a83fe32fSYinghai Lu }
474a83fe32fSYinghai Lu 
475bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
476fb9aa6f1SThomas Gleixner {
477fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
4787752d5cfSRobert Hancock 	int i;
479fb9aa6f1SThomas Gleixner 
480f7ca6984SBjorn Helgaas 	if (pci_mmcfg_config_num == 0)
481fb9aa6f1SThomas Gleixner 		return;
482fb9aa6f1SThomas Gleixner 
4837752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
484df5eb1d6SBjorn Helgaas 		int num_buses, valid = 0;
485a83fe32fSYinghai Lu 		u64 addr, size;
486a83fe32fSYinghai Lu 
4877752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
488df5eb1d6SBjorn Helgaas 		addr = cfg->address +
489d7e6b66fSBjorn Helgaas 			PCI_MMCFG_BUS_OFFSET(cfg->start_bus);
490d7e6b66fSBjorn Helgaas 		num_buses = cfg->end_bus - cfg->start_bus + 1;
491df5eb1d6SBjorn Helgaas 		size = PCI_MMCFG_BUS_OFFSET(num_buses);
49205c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
4937752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
494d7e6b66fSBjorn Helgaas 		       i, (unsigned long)cfg->address, cfg->segment,
495d7e6b66fSBjorn Helgaas 		       (unsigned int)cfg->start_bus,
496d7e6b66fSBjorn Helgaas 		       (unsigned int)cfg->end_bus);
49705c58b8aSYinghai Lu 
4985f0db7a2SFeng Tang 		if (!early && !acpi_disabled)
499a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
50005c58b8aSYinghai Lu 
50105c58b8aSYinghai Lu 		if (valid)
50205c58b8aSYinghai Lu 			continue;
50305c58b8aSYinghai Lu 
50405c58b8aSYinghai Lu 		if (!early)
505fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
5067752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
5077752d5cfSRobert Hancock 			       cfg->address);
508a83fe32fSYinghai Lu 
5097752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
510bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
511a83fe32fSYinghai Lu 		if (raw_pci_ops)
512a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
51305c58b8aSYinghai Lu 
51405c58b8aSYinghai Lu 		if (!valid)
51505c58b8aSYinghai Lu 			goto reject;
5167752d5cfSRobert Hancock 	}
5177752d5cfSRobert Hancock 
518fb9aa6f1SThomas Gleixner 	return;
519fb9aa6f1SThomas Gleixner 
520fb9aa6f1SThomas Gleixner reject:
521ef310237SDave Jones 	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
5227da7d360SBjorn Helgaas 	free_all_mmcfg();
523fb9aa6f1SThomas Gleixner }
524fb9aa6f1SThomas Gleixner 
52505c58b8aSYinghai Lu static int __initdata known_bridge;
52605c58b8aSYinghai Lu 
527c4bf2f37SLen Brown /* The physical address of the MMCONFIG aperture.  Set from ACPI tables. */
528d215a9c8SBjorn Helgaas struct pci_mmcfg_region *pci_mmcfg_config;
529c4bf2f37SLen Brown int pci_mmcfg_config_num;
530c4bf2f37SLen Brown 
5319a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
5329a08f7d3SBjorn Helgaas 					struct acpi_mcfg_allocation *cfg)
533c4bf2f37SLen Brown {
5349a08f7d3SBjorn Helgaas 	int year;
535c4bf2f37SLen Brown 
5369a08f7d3SBjorn Helgaas 	if (cfg->address < 0xFFFFFFFF)
537c4bf2f37SLen Brown 		return 0;
5389a08f7d3SBjorn Helgaas 
5399a08f7d3SBjorn Helgaas 	if (!strcmp(mcfg->header.oem_id, "SGI"))
5409a08f7d3SBjorn Helgaas 		return 0;
5419a08f7d3SBjorn Helgaas 
5429a08f7d3SBjorn Helgaas 	if (mcfg->header.revision >= 1) {
5439a08f7d3SBjorn Helgaas 		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
5449a08f7d3SBjorn Helgaas 		    year >= 2010)
5459a08f7d3SBjorn Helgaas 			return 0;
5469a08f7d3SBjorn Helgaas 	}
5479a08f7d3SBjorn Helgaas 
5489a08f7d3SBjorn Helgaas 	printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx "
5499a08f7d3SBjorn Helgaas 	       "is above 4GB, ignored\n", cfg->pci_segment,
5509a08f7d3SBjorn Helgaas 	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
5519a08f7d3SBjorn Helgaas 	return -EINVAL;
552c4bf2f37SLen Brown }
553c4bf2f37SLen Brown 
554c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
555c4bf2f37SLen Brown {
556c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
557d3578ef7SBjorn Helgaas 	struct acpi_mcfg_allocation *cfg_table, *cfg;
558c4bf2f37SLen Brown 	unsigned long i;
5597da7d360SBjorn Helgaas 	int entries;
560c4bf2f37SLen Brown 
561c4bf2f37SLen Brown 	if (!header)
562c4bf2f37SLen Brown 		return -EINVAL;
563c4bf2f37SLen Brown 
564c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
565c4bf2f37SLen Brown 
566c4bf2f37SLen Brown 	/* how many config structures do we have */
5677da7d360SBjorn Helgaas 	free_all_mmcfg();
568e823d6ffSBjorn Helgaas 	entries = 0;
569c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
570c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
571e823d6ffSBjorn Helgaas 		entries++;
572c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
573c4bf2f37SLen Brown 	};
574e823d6ffSBjorn Helgaas 	if (entries == 0) {
575c4bf2f37SLen Brown 		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
576c4bf2f37SLen Brown 		return -ENODEV;
577c4bf2f37SLen Brown 	}
578c4bf2f37SLen Brown 
579d3578ef7SBjorn Helgaas 	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
580e823d6ffSBjorn Helgaas 	for (i = 0; i < entries; i++) {
581d3578ef7SBjorn Helgaas 		cfg = &cfg_table[i];
582d3578ef7SBjorn Helgaas 		if (acpi_mcfg_check_entry(mcfg, cfg)) {
5837da7d360SBjorn Helgaas 			free_all_mmcfg();
584c4bf2f37SLen Brown 			return -ENODEV;
585c4bf2f37SLen Brown 		}
5867da7d360SBjorn Helgaas 
5877da7d360SBjorn Helgaas 		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
5887da7d360SBjorn Helgaas 				   cfg->end_bus_number, cfg->address) == NULL) {
5897da7d360SBjorn Helgaas 			printk(KERN_WARNING PREFIX
5907da7d360SBjorn Helgaas 			       "no memory for MCFG entries\n");
5917da7d360SBjorn Helgaas 			free_all_mmcfg();
5927da7d360SBjorn Helgaas 			return -ENOMEM;
5937da7d360SBjorn Helgaas 		}
594c4bf2f37SLen Brown 	}
595c4bf2f37SLen Brown 
596c4bf2f37SLen Brown 	return 0;
597c4bf2f37SLen Brown }
598c4bf2f37SLen Brown 
599968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
600fb9aa6f1SThomas Gleixner {
6017752d5cfSRobert Hancock 	/* MMCONFIG disabled */
6027752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
6037752d5cfSRobert Hancock 		return;
6047752d5cfSRobert Hancock 
6057752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
60605c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
6077752d5cfSRobert Hancock 		return;
6087752d5cfSRobert Hancock 
60905c58b8aSYinghai Lu 	/* for late to exit */
61005c58b8aSYinghai Lu 	if (known_bridge)
61105c58b8aSYinghai Lu 		return;
6127752d5cfSRobert Hancock 
613bb63b421SYinghai Lu 	if (early) {
61405c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
61505c58b8aSYinghai Lu 			known_bridge = 1;
61605c58b8aSYinghai Lu 	}
61705c58b8aSYinghai Lu 
618068258bcSYinghai Lu 	if (!known_bridge)
6195f0db7a2SFeng Tang 		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
620068258bcSYinghai Lu 
621bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
6227752d5cfSRobert Hancock 
623f7ca6984SBjorn Helgaas 	if (pci_mmcfg_config_num == 0)
624fb9aa6f1SThomas Gleixner 		return;
625fb9aa6f1SThomas Gleixner 
626ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
627fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
628ebd60cd6SYinghai Lu 	else {
629fb9aa6f1SThomas Gleixner 		/*
630fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
631fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
632fb9aa6f1SThomas Gleixner 		 */
633fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
634fb9aa6f1SThomas Gleixner 	}
635fb9aa6f1SThomas Gleixner }
636fb9aa6f1SThomas Gleixner 
637bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
63805c58b8aSYinghai Lu {
639bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
64005c58b8aSYinghai Lu }
64105c58b8aSYinghai Lu 
64205c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
64305c58b8aSYinghai Lu {
644bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
64505c58b8aSYinghai Lu }
64605c58b8aSYinghai Lu 
647fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
648fb9aa6f1SThomas Gleixner {
649fb9aa6f1SThomas Gleixner 	/*
650fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
651fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
652fb9aa6f1SThomas Gleixner 	 */
653fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
654fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
655f7ca6984SBjorn Helgaas 	    (pci_mmcfg_config_num == 0))
656fb9aa6f1SThomas Gleixner 		return 1;
657fb9aa6f1SThomas Gleixner 
658fb9aa6f1SThomas Gleixner 	/*
659fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
660fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
661fb9aa6f1SThomas Gleixner 	 * called.
662fb9aa6f1SThomas Gleixner 	 */
663ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
664fb9aa6f1SThomas Gleixner 
665fb9aa6f1SThomas Gleixner 	return 0;
666fb9aa6f1SThomas Gleixner }
667fb9aa6f1SThomas Gleixner 
668fb9aa6f1SThomas Gleixner /*
669fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
670fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
671fb9aa6f1SThomas Gleixner  * with other system resources.
672fb9aa6f1SThomas Gleixner  */
673fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
674