1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 195a0e3ad6STejun Heo #include <linux/slab.h> 20376f70acSJiang Liu #include <linux/mutex.h> 21376f70acSJiang Liu #include <linux/rculist.h> 22fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2382487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 245f0db7a2SFeng Tang #include <asm/acpi.h> 25fb9aa6f1SThomas Gleixner 26f4a2d584SLen Brown #define PREFIX "PCI: " 27a192a958SLen Brown 28fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 29fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 30*95c5e92fSJiang Liu static bool pci_mmcfg_running_state; 31376f70acSJiang Liu static DEFINE_MUTEX(pci_mmcfg_lock); 32fb9aa6f1SThomas Gleixner 33ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 34ff097dddSBjorn Helgaas 35ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 367da7d360SBjorn Helgaas { 3756ddf4d3SBjorn Helgaas if (cfg->res.parent) 3856ddf4d3SBjorn Helgaas release_resource(&cfg->res); 39ff097dddSBjorn Helgaas list_del(&cfg->list); 40ff097dddSBjorn Helgaas kfree(cfg); 4156ddf4d3SBjorn Helgaas } 42ba2afbabSBjorn Helgaas 43ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 44ba2afbabSBjorn Helgaas { 45ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 46ba2afbabSBjorn Helgaas 47ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 48ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 49ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 50ff097dddSBjorn Helgaas } 51ff097dddSBjorn Helgaas 52376f70acSJiang Liu static __devinit void list_add_sorted(struct pci_mmcfg_region *new) 53ff097dddSBjorn Helgaas { 54ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 55ff097dddSBjorn Helgaas 56ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 57376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) { 58ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 59ff097dddSBjorn Helgaas (cfg->segment == new->segment && 60ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 61376f70acSJiang Liu list_add_tail_rcu(&new->list, &cfg->list); 62ff097dddSBjorn Helgaas return; 63ff097dddSBjorn Helgaas } 64ff097dddSBjorn Helgaas } 65376f70acSJiang Liu list_add_tail_rcu(&new->list, &pci_mmcfg_list); 667da7d360SBjorn Helgaas } 677da7d360SBjorn Helgaas 68846e4023SJiang Liu static __devinit struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, 69846e4023SJiang Liu int start, 70d215a9c8SBjorn Helgaas int end, u64 addr) 71068258bcSYinghai Lu { 72d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 7356ddf4d3SBjorn Helgaas struct resource *res; 74068258bcSYinghai Lu 75f7ca6984SBjorn Helgaas if (addr == 0) 76f7ca6984SBjorn Helgaas return NULL; 77f7ca6984SBjorn Helgaas 78ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 79068258bcSYinghai Lu if (!new) 807da7d360SBjorn Helgaas return NULL; 81068258bcSYinghai Lu 8295cf1cf0SBjorn Helgaas new->address = addr; 8395cf1cf0SBjorn Helgaas new->segment = segment; 8495cf1cf0SBjorn Helgaas new->start_bus = start; 8595cf1cf0SBjorn Helgaas new->end_bus = end; 867da7d360SBjorn Helgaas 8756ddf4d3SBjorn Helgaas res = &new->res; 8856ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 891ca98fa6SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1; 9056ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 9156ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 9256ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9356ddf4d3SBjorn Helgaas res->name = new->name; 9456ddf4d3SBjorn Helgaas 958c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at " 968c57786aSBjorn Helgaas "%pR (base %#lx)\n", segment, start, end, &new->res, 978c57786aSBjorn Helgaas (unsigned long) addr); 988c57786aSBjorn Helgaas 99ff097dddSBjorn Helgaas return new; 100068258bcSYinghai Lu } 101068258bcSYinghai Lu 102846e4023SJiang Liu static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 103846e4023SJiang Liu int end, u64 addr) 104846e4023SJiang Liu { 105846e4023SJiang Liu struct pci_mmcfg_region *new; 106846e4023SJiang Liu 107846e4023SJiang Liu new = pci_mmconfig_alloc(segment, start, end, addr); 108376f70acSJiang Liu if (new) { 109376f70acSJiang Liu mutex_lock(&pci_mmcfg_lock); 110846e4023SJiang Liu list_add_sorted(new); 111376f70acSJiang Liu mutex_unlock(&pci_mmcfg_lock); 112376f70acSJiang Liu } 113846e4023SJiang Liu 114846e4023SJiang Liu return new; 115846e4023SJiang Liu } 116846e4023SJiang Liu 117f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 118f6e1d8ccSBjorn Helgaas { 119f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 120f6e1d8ccSBjorn Helgaas 121376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 122f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 123f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 124f6e1d8ccSBjorn Helgaas return cfg; 125f6e1d8ccSBjorn Helgaas 126f6e1d8ccSBjorn Helgaas return NULL; 127f6e1d8ccSBjorn Helgaas } 128f6e1d8ccSBjorn Helgaas 129fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 130fb9aa6f1SThomas Gleixner { 131fb9aa6f1SThomas Gleixner u32 win; 132bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 133fb9aa6f1SThomas Gleixner 134fb9aa6f1SThomas Gleixner win = win & 0xf000; 135fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 136fb9aa6f1SThomas Gleixner return NULL; 137068258bcSYinghai Lu 1387da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 139068258bcSYinghai Lu return NULL; 140068258bcSYinghai Lu 141fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 142fb9aa6f1SThomas Gleixner } 143fb9aa6f1SThomas Gleixner 144fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 145fb9aa6f1SThomas Gleixner { 146fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 147fb9aa6f1SThomas Gleixner 148bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 149fb9aa6f1SThomas Gleixner 150fb9aa6f1SThomas Gleixner /* Enable bit */ 151fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 152068258bcSYinghai Lu return NULL; 153fb9aa6f1SThomas Gleixner 154fb9aa6f1SThomas Gleixner /* Size bits */ 155fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 156fb9aa6f1SThomas Gleixner case 0: 157fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 158fb9aa6f1SThomas Gleixner len = 0x10000000U; 159fb9aa6f1SThomas Gleixner break; 160fb9aa6f1SThomas Gleixner case 1: 161fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 162fb9aa6f1SThomas Gleixner len = 0x08000000U; 163fb9aa6f1SThomas Gleixner break; 164fb9aa6f1SThomas Gleixner case 2: 165fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 166fb9aa6f1SThomas Gleixner len = 0x04000000U; 167fb9aa6f1SThomas Gleixner break; 168fb9aa6f1SThomas Gleixner default: 169068258bcSYinghai Lu return NULL; 170fb9aa6f1SThomas Gleixner } 171fb9aa6f1SThomas Gleixner 172fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 173fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 174fb9aa6f1SThomas Gleixner 175fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 176068258bcSYinghai Lu return NULL; 177fb9aa6f1SThomas Gleixner 178fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 179fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 180fb9aa6f1SThomas Gleixner return NULL; 181068258bcSYinghai Lu 1827da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 183068258bcSYinghai Lu return NULL; 184068258bcSYinghai Lu 185fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 186fb9aa6f1SThomas Gleixner } 187fb9aa6f1SThomas Gleixner 1887fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1897fd0da40SYinghai Lu { 1907fd0da40SYinghai Lu u32 low, high, address; 1917fd0da40SYinghai Lu u64 base, msr; 1927fd0da40SYinghai Lu int i; 1937da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1947fd0da40SYinghai Lu 1955f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1965f0b2976SYinghai Lu return NULL; 1975f0b2976SYinghai Lu 1987fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1997fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 2007fd0da40SYinghai Lu return NULL; 2017fd0da40SYinghai Lu 2027fd0da40SYinghai Lu msr = high; 2037fd0da40SYinghai Lu msr <<= 32; 2047fd0da40SYinghai Lu msr |= low; 2057fd0da40SYinghai Lu 2067fd0da40SYinghai Lu /* mmconfig is not enable */ 2077fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 2087fd0da40SYinghai Lu return NULL; 2097fd0da40SYinghai Lu 2107fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 2117fd0da40SYinghai Lu 2127fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 2137fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 2147fd0da40SYinghai Lu 2157fd0da40SYinghai Lu /* 2167fd0da40SYinghai Lu * only handle bus 0 ? 2177fd0da40SYinghai Lu * need to skip it 2187fd0da40SYinghai Lu */ 2197fd0da40SYinghai Lu if (!busnbits) 2207fd0da40SYinghai Lu return NULL; 2217fd0da40SYinghai Lu 2227fd0da40SYinghai Lu if (busnbits > 8) { 2237fd0da40SYinghai Lu segnbits = busnbits - 8; 2247fd0da40SYinghai Lu busnbits = 8; 2257fd0da40SYinghai Lu } 2267fd0da40SYinghai Lu 2277da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 228068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2297da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2307da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2317da7d360SBjorn Helgaas free_all_mmcfg(); 2327da7d360SBjorn Helgaas return NULL; 2337da7d360SBjorn Helgaas } 2347fd0da40SYinghai Lu 2357fd0da40SYinghai Lu return "AMD Family 10h NB"; 2367fd0da40SYinghai Lu } 2377fd0da40SYinghai Lu 2385546d6f5SEd Swierk static bool __initdata mcp55_checked; 2395546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2405546d6f5SEd Swierk { 2415546d6f5SEd Swierk int bus; 2425546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2435546d6f5SEd Swierk 2445546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2455546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2465546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2475546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2485546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2495546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2505546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2515546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2525546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2535546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2545546d6f5SEd Swierk 2555546d6f5SEd Swierk /* 2565546d6f5SEd Swierk * do check if amd fam10h already took over 2575546d6f5SEd Swierk */ 258ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2595546d6f5SEd Swierk return NULL; 2605546d6f5SEd Swierk 2615546d6f5SEd Swierk mcp55_checked = true; 2625546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2635546d6f5SEd Swierk u64 base; 2645546d6f5SEd Swierk u32 l, extcfg; 2655546d6f5SEd Swierk u16 vendor, device; 2665546d6f5SEd Swierk int start, size_index, end; 2675546d6f5SEd Swierk 2685546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2695546d6f5SEd Swierk vendor = l & 0xffff; 2705546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2715546d6f5SEd Swierk 2725546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2735546d6f5SEd Swierk continue; 2745546d6f5SEd Swierk 2755546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2765546d6f5SEd Swierk extcfg_regsize, &extcfg); 2775546d6f5SEd Swierk 2785546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2795546d6f5SEd Swierk continue; 2805546d6f5SEd Swierk 2815546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2825546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2835546d6f5SEd Swierk /* base could > 4G */ 2845546d6f5SEd Swierk base <<= extcfg_base_lshift; 2855546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2865546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2877da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2887da7d360SBjorn Helgaas continue; 2895546d6f5SEd Swierk mcp55_mmconf_found++; 2905546d6f5SEd Swierk } 2915546d6f5SEd Swierk 2925546d6f5SEd Swierk if (!mcp55_mmconf_found) 2935546d6f5SEd Swierk return NULL; 2945546d6f5SEd Swierk 2955546d6f5SEd Swierk return "nVidia MCP55"; 2965546d6f5SEd Swierk } 2975546d6f5SEd Swierk 298fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2997fd0da40SYinghai Lu u32 bus; 3007fd0da40SYinghai Lu u32 devfn; 301fb9aa6f1SThomas Gleixner u32 vendor; 302fb9aa6f1SThomas Gleixner u32 device; 303fb9aa6f1SThomas Gleixner const char *(*probe)(void); 304fb9aa6f1SThomas Gleixner }; 305fb9aa6f1SThomas Gleixner 306fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 3077fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3087fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 3097fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3107fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 3117fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 3127fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3137fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 3147fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3155546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 3165546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 317fb9aa6f1SThomas Gleixner }; 318fb9aa6f1SThomas Gleixner 319068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 320068258bcSYinghai Lu { 321987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 322068258bcSYinghai Lu 323bb8d4133SThomas Gleixner /* Fixup overlaps */ 324ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 325d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 326d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 327068258bcSYinghai Lu 328bb8d4133SThomas Gleixner /* Don't access the list head ! */ 329bb8d4133SThomas Gleixner if (cfg->list.next == &pci_mmcfg_list) 330bb8d4133SThomas Gleixner break; 331bb8d4133SThomas Gleixner 332ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 333bb8d4133SThomas Gleixner if (cfg->end_bus >= cfgx->start_bus) 334d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 335068258bcSYinghai Lu } 336068258bcSYinghai Lu } 337068258bcSYinghai Lu 338fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 339fb9aa6f1SThomas Gleixner { 340fb9aa6f1SThomas Gleixner u32 l; 3417fd0da40SYinghai Lu u32 bus, devfn; 342fb9aa6f1SThomas Gleixner u16 vendor, device; 343fb9aa6f1SThomas Gleixner int i; 344fb9aa6f1SThomas Gleixner const char *name; 345fb9aa6f1SThomas Gleixner 346bb63b421SYinghai Lu if (!raw_pci_ops) 347bb63b421SYinghai Lu return 0; 348bb63b421SYinghai Lu 3497da7d360SBjorn Helgaas free_all_mmcfg(); 350fb9aa6f1SThomas Gleixner 351068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3527fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3537fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 354bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3557fd0da40SYinghai Lu vendor = l & 0xffff; 3567fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3577fd0da40SYinghai Lu 358068258bcSYinghai Lu name = NULL; 359fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 360fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 361fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 362068258bcSYinghai Lu 363068258bcSYinghai Lu if (name) 3648c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "%s with MMCONFIG support\n", 365068258bcSYinghai Lu name); 366fb9aa6f1SThomas Gleixner } 367fb9aa6f1SThomas Gleixner 368068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 369068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 370fb9aa6f1SThomas Gleixner 371ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 372fb9aa6f1SThomas Gleixner } 373fb9aa6f1SThomas Gleixner 374ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 375fb9aa6f1SThomas Gleixner { 37656ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 377fb9aa6f1SThomas Gleixner 378ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 379*95c5e92fSJiang Liu if (!cfg->res.parent) 38056ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 381fb9aa6f1SThomas Gleixner 382fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 383fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 384fb9aa6f1SThomas Gleixner } 385fb9aa6f1SThomas Gleixner 386*95c5e92fSJiang Liu static acpi_status __devinit check_mcfg_resource(struct acpi_resource *res, 3877752d5cfSRobert Hancock void *data) 3887752d5cfSRobert Hancock { 3897752d5cfSRobert Hancock struct resource *mcfg_res = data; 3907752d5cfSRobert Hancock struct acpi_resource_address64 address; 3917752d5cfSRobert Hancock acpi_status status; 3927752d5cfSRobert Hancock 3937752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3947752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3957752d5cfSRobert Hancock &res->data.fixed_memory32; 3967752d5cfSRobert Hancock if (!fixmem32) 3977752d5cfSRobert Hancock return AE_OK; 3987752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 39975e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 4007752d5cfSRobert Hancock fixmem32->address_length))) { 4017752d5cfSRobert Hancock mcfg_res->flags = 1; 4027752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4037752d5cfSRobert Hancock } 4047752d5cfSRobert Hancock } 4057752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 4067752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 4077752d5cfSRobert Hancock return AE_OK; 4087752d5cfSRobert Hancock 4097752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 4107752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 4117752d5cfSRobert Hancock (address.address_length <= 0) || 4127752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 4137752d5cfSRobert Hancock return AE_OK; 4147752d5cfSRobert Hancock 4157752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 41675e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 4177752d5cfSRobert Hancock mcfg_res->flags = 1; 4187752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4197752d5cfSRobert Hancock } 4207752d5cfSRobert Hancock return AE_OK; 4217752d5cfSRobert Hancock } 4227752d5cfSRobert Hancock 423*95c5e92fSJiang Liu static acpi_status __devinit find_mboard_resource(acpi_handle handle, u32 lvl, 4247752d5cfSRobert Hancock void *context, void **rv) 4257752d5cfSRobert Hancock { 4267752d5cfSRobert Hancock struct resource *mcfg_res = context; 4277752d5cfSRobert Hancock 4287752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4297752d5cfSRobert Hancock check_mcfg_resource, context); 4307752d5cfSRobert Hancock 4317752d5cfSRobert Hancock if (mcfg_res->flags) 4327752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4337752d5cfSRobert Hancock 4347752d5cfSRobert Hancock return AE_OK; 4357752d5cfSRobert Hancock } 4367752d5cfSRobert Hancock 437*95c5e92fSJiang Liu static int __devinit is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4387752d5cfSRobert Hancock { 4397752d5cfSRobert Hancock struct resource mcfg_res; 4407752d5cfSRobert Hancock 4417752d5cfSRobert Hancock mcfg_res.start = start; 44275e613cdSYinghai Lu mcfg_res.end = end - 1; 4437752d5cfSRobert Hancock mcfg_res.flags = 0; 4447752d5cfSRobert Hancock 4457752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4467752d5cfSRobert Hancock 4477752d5cfSRobert Hancock if (!mcfg_res.flags) 4487752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4497752d5cfSRobert Hancock NULL); 4507752d5cfSRobert Hancock 4517752d5cfSRobert Hancock return mcfg_res.flags; 4527752d5cfSRobert Hancock } 4537752d5cfSRobert Hancock 454a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 455a83fe32fSYinghai Lu 456*95c5e92fSJiang Liu static int __ref is_mmconf_reserved(check_reserved_t is_reserved, 457*95c5e92fSJiang Liu struct pci_mmcfg_region *cfg, 458*95c5e92fSJiang Liu struct device *dev, int with_e820) 459a83fe32fSYinghai Lu { 4602f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4612f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 462a83fe32fSYinghai Lu u64 old_size = size; 463*95c5e92fSJiang Liu int num_buses; 464*95c5e92fSJiang Liu char *method = with_e820 ? "E820" : "ACPI motherboard resources"; 465a83fe32fSYinghai Lu 466044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 467a83fe32fSYinghai Lu size >>= 1; 468a83fe32fSYinghai Lu if (size < (16UL<<20)) 469a83fe32fSYinghai Lu break; 470a83fe32fSYinghai Lu } 471a83fe32fSYinghai Lu 472*95c5e92fSJiang Liu if (size < (16UL<<20) && size != old_size) 473*95c5e92fSJiang Liu return 0; 474*95c5e92fSJiang Liu 475*95c5e92fSJiang Liu if (dev) 476*95c5e92fSJiang Liu dev_info(dev, "MMCONFIG at %pR reserved in %s\n", 477*95c5e92fSJiang Liu &cfg->res, method); 478*95c5e92fSJiang Liu else 479*95c5e92fSJiang Liu printk(KERN_INFO PREFIX 480*95c5e92fSJiang Liu "MMCONFIG at %pR reserved in %s\n", 481*95c5e92fSJiang Liu &cfg->res, method); 482a83fe32fSYinghai Lu 483a83fe32fSYinghai Lu if (old_size != size) { 484d7e6b66fSBjorn Helgaas /* update end_bus */ 485d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 48656ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 48756ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 48856ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 48956ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 49056ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 49156ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 492*95c5e92fSJiang Liu 493*95c5e92fSJiang Liu if (dev) 494*95c5e92fSJiang Liu dev_info(dev, 495*95c5e92fSJiang Liu "MMCONFIG " 496*95c5e92fSJiang Liu "at %pR (base %#lx) (size reduced!)\n", 497*95c5e92fSJiang Liu &cfg->res, (unsigned long) cfg->address); 498*95c5e92fSJiang Liu else 4998c57786aSBjorn Helgaas printk(KERN_INFO PREFIX 5008c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 5018c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 5028c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 5038c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 504a83fe32fSYinghai Lu } 505*95c5e92fSJiang Liu 506*95c5e92fSJiang Liu return 1; 507a83fe32fSYinghai Lu } 508a83fe32fSYinghai Lu 509*95c5e92fSJiang Liu static int __ref pci_mmcfg_check_reserved(struct device *dev, 510*95c5e92fSJiang Liu struct pci_mmcfg_region *cfg, int early) 511fb9aa6f1SThomas Gleixner { 512a02ce953SFeng Tang if (!early && !acpi_disabled) { 513*95c5e92fSJiang Liu if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0)) 5142a76c450SJiang Liu return 1; 515*95c5e92fSJiang Liu 516*95c5e92fSJiang Liu if (dev) 517*95c5e92fSJiang Liu dev_info(dev, FW_INFO 518*95c5e92fSJiang Liu "MMCONFIG at %pR not reserved in " 519*95c5e92fSJiang Liu "ACPI motherboard resources\n", 520*95c5e92fSJiang Liu &cfg->res); 521a02ce953SFeng Tang else 522*95c5e92fSJiang Liu printk(KERN_INFO FW_INFO PREFIX 5238c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 524a02ce953SFeng Tang "ACPI motherboard resources\n", 525a02ce953SFeng Tang &cfg->res); 526a02ce953SFeng Tang } 527a83fe32fSYinghai Lu 528*95c5e92fSJiang Liu /* 529*95c5e92fSJiang Liu * e820_all_mapped() is marked as __init. 530*95c5e92fSJiang Liu * All entries from ACPI MCFG table have been checked at boot time. 531*95c5e92fSJiang Liu * For MCFG information constructed from hotpluggable host bridge's 532*95c5e92fSJiang Liu * _CBA method, just assume it's reserved. 533*95c5e92fSJiang Liu */ 534*95c5e92fSJiang Liu if (pci_mmcfg_running_state) 535*95c5e92fSJiang Liu return 1; 536*95c5e92fSJiang Liu 5377752d5cfSRobert Hancock /* Don't try to do this check unless configuration 538bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 539a83fe32fSYinghai Lu if (raw_pci_ops) 540*95c5e92fSJiang Liu return is_mmconf_reserved(e820_all_mapped, cfg, dev, 1); 54105c58b8aSYinghai Lu 5422a76c450SJiang Liu return 0; 5437752d5cfSRobert Hancock } 5447752d5cfSRobert Hancock 5452a76c450SJiang Liu static void __init pci_mmcfg_reject_broken(int early) 5462a76c450SJiang Liu { 5472a76c450SJiang Liu struct pci_mmcfg_region *cfg; 548fb9aa6f1SThomas Gleixner 5492a76c450SJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) { 550*95c5e92fSJiang Liu if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) { 5518c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "not using MMCONFIG\n"); 5527da7d360SBjorn Helgaas free_all_mmcfg(); 5532a76c450SJiang Liu return; 5542a76c450SJiang Liu } 5552a76c450SJiang Liu } 556fb9aa6f1SThomas Gleixner } 557fb9aa6f1SThomas Gleixner 55805c58b8aSYinghai Lu static int __initdata known_bridge; 55905c58b8aSYinghai Lu 5609a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5619a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 562c4bf2f37SLen Brown { 5639a08f7d3SBjorn Helgaas int year; 564c4bf2f37SLen Brown 5659a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 566c4bf2f37SLen Brown return 0; 5679a08f7d3SBjorn Helgaas 56868856859SJack Steiner if (!strcmp(mcfg->header.oem_id, "SGI") || 56968856859SJack Steiner !strcmp(mcfg->header.oem_id, "SGI2")) 5709a08f7d3SBjorn Helgaas return 0; 5719a08f7d3SBjorn Helgaas 5729a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5739a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5749a08f7d3SBjorn Helgaas year >= 2010) 5759a08f7d3SBjorn Helgaas return 0; 5769a08f7d3SBjorn Helgaas } 5779a08f7d3SBjorn Helgaas 5788c57786aSBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5799a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5809a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5819a08f7d3SBjorn Helgaas return -EINVAL; 582c4bf2f37SLen Brown } 583c4bf2f37SLen Brown 584c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 585c4bf2f37SLen Brown { 586c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 587d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 588c4bf2f37SLen Brown unsigned long i; 5897da7d360SBjorn Helgaas int entries; 590c4bf2f37SLen Brown 591c4bf2f37SLen Brown if (!header) 592c4bf2f37SLen Brown return -EINVAL; 593c4bf2f37SLen Brown 594c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 595c4bf2f37SLen Brown 596c4bf2f37SLen Brown /* how many config structures do we have */ 5977da7d360SBjorn Helgaas free_all_mmcfg(); 598e823d6ffSBjorn Helgaas entries = 0; 599c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 600c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 601e823d6ffSBjorn Helgaas entries++; 602c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 603c4bf2f37SLen Brown }; 604e823d6ffSBjorn Helgaas if (entries == 0) { 605c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 606c4bf2f37SLen Brown return -ENODEV; 607c4bf2f37SLen Brown } 608c4bf2f37SLen Brown 609d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 610e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 611d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 612d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 6137da7d360SBjorn Helgaas free_all_mmcfg(); 614c4bf2f37SLen Brown return -ENODEV; 615c4bf2f37SLen Brown } 6167da7d360SBjorn Helgaas 6177da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 6187da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 6197da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 6207da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 6217da7d360SBjorn Helgaas free_all_mmcfg(); 6227da7d360SBjorn Helgaas return -ENOMEM; 6237da7d360SBjorn Helgaas } 624c4bf2f37SLen Brown } 625c4bf2f37SLen Brown 626c4bf2f37SLen Brown return 0; 627c4bf2f37SLen Brown } 628c4bf2f37SLen Brown 629968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 630fb9aa6f1SThomas Gleixner { 6317752d5cfSRobert Hancock /* MMCONFIG disabled */ 6327752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 6337752d5cfSRobert Hancock return; 6347752d5cfSRobert Hancock 6357752d5cfSRobert Hancock /* MMCONFIG already enabled */ 63605c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 6377752d5cfSRobert Hancock return; 6387752d5cfSRobert Hancock 63905c58b8aSYinghai Lu /* for late to exit */ 64005c58b8aSYinghai Lu if (known_bridge) 64105c58b8aSYinghai Lu return; 6427752d5cfSRobert Hancock 643bb63b421SYinghai Lu if (early) { 64405c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 64505c58b8aSYinghai Lu known_bridge = 1; 64605c58b8aSYinghai Lu } 64705c58b8aSYinghai Lu 648068258bcSYinghai Lu if (!known_bridge) 6495f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 650068258bcSYinghai Lu 651bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6527752d5cfSRobert Hancock 653ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 654fb9aa6f1SThomas Gleixner return; 655fb9aa6f1SThomas Gleixner 656a3170c1fSJan Beulich if (pcibios_last_bus < 0) { 657a3170c1fSJan Beulich const struct pci_mmcfg_region *cfg; 658a3170c1fSJan Beulich 659a3170c1fSJan Beulich list_for_each_entry(cfg, &pci_mmcfg_list, list) { 660a3170c1fSJan Beulich if (cfg->segment) 661a3170c1fSJan Beulich break; 662a3170c1fSJan Beulich pcibios_last_bus = cfg->end_bus; 663a3170c1fSJan Beulich } 664a3170c1fSJan Beulich } 665a3170c1fSJan Beulich 666ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 667fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 668ebd60cd6SYinghai Lu else { 669fb9aa6f1SThomas Gleixner /* 670fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 671fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 672fb9aa6f1SThomas Gleixner */ 673fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 674fb9aa6f1SThomas Gleixner } 675fb9aa6f1SThomas Gleixner } 676fb9aa6f1SThomas Gleixner 677bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 67805c58b8aSYinghai Lu { 679bb63b421SYinghai Lu __pci_mmcfg_init(1); 68005c58b8aSYinghai Lu } 68105c58b8aSYinghai Lu 68205c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 68305c58b8aSYinghai Lu { 684bb63b421SYinghai Lu __pci_mmcfg_init(0); 68505c58b8aSYinghai Lu } 68605c58b8aSYinghai Lu 687fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 688fb9aa6f1SThomas Gleixner { 689*95c5e92fSJiang Liu pci_mmcfg_running_state = true; 690*95c5e92fSJiang Liu 691fb9aa6f1SThomas Gleixner /* 692fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 693fb9aa6f1SThomas Gleixner * don't insert the resources. 694fb9aa6f1SThomas Gleixner */ 695fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 696fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 697ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 698fb9aa6f1SThomas Gleixner return 1; 699fb9aa6f1SThomas Gleixner 700fb9aa6f1SThomas Gleixner /* 701fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 702fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 703fb9aa6f1SThomas Gleixner * called. 704fb9aa6f1SThomas Gleixner */ 705ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 706fb9aa6f1SThomas Gleixner 707fb9aa6f1SThomas Gleixner return 0; 708fb9aa6f1SThomas Gleixner } 709fb9aa6f1SThomas Gleixner 710fb9aa6f1SThomas Gleixner /* 711fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 712fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 713fb9aa6f1SThomas Gleixner * with other system resources. 714fb9aa6f1SThomas Gleixner */ 715fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 716