xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 8c57786ad3d921713c7ad8e44132aa537a1d0fec)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
165f0db7a2SFeng Tang #include <linux/sfi_acpi.h>
17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
189a08f7d3SBjorn Helgaas #include <linux/dmi.h>
19fb9aa6f1SThomas Gleixner #include <asm/e820.h>
2082487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
215f0db7a2SFeng Tang #include <asm/acpi.h>
22fb9aa6f1SThomas Gleixner 
23f4a2d584SLen Brown #define PREFIX "PCI: "
24a192a958SLen Brown 
25fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
26fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
27fb9aa6f1SThomas Gleixner 
28ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list);
29ff097dddSBjorn Helgaas 
30ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg)
317da7d360SBjorn Helgaas {
3256ddf4d3SBjorn Helgaas 	if (cfg->res.parent)
3356ddf4d3SBjorn Helgaas 		release_resource(&cfg->res);
34ff097dddSBjorn Helgaas 	list_del(&cfg->list);
35ff097dddSBjorn Helgaas 	kfree(cfg);
3656ddf4d3SBjorn Helgaas }
37ba2afbabSBjorn Helgaas 
38ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void)
39ba2afbabSBjorn Helgaas {
40ba2afbabSBjorn Helgaas 	struct pci_mmcfg_region *cfg, *tmp;
41ba2afbabSBjorn Helgaas 
42ba2afbabSBjorn Helgaas 	pci_mmcfg_arch_free();
43ba2afbabSBjorn Helgaas 	list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list)
44ba2afbabSBjorn Helgaas 		pci_mmconfig_remove(cfg);
45ff097dddSBjorn Helgaas }
46ff097dddSBjorn Helgaas 
47ff097dddSBjorn Helgaas static __init void list_add_sorted(struct pci_mmcfg_region *new)
48ff097dddSBjorn Helgaas {
49ff097dddSBjorn Helgaas 	struct pci_mmcfg_region *cfg;
50ff097dddSBjorn Helgaas 
51ff097dddSBjorn Helgaas 	/* keep list sorted by segment and starting bus number */
52ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
53ff097dddSBjorn Helgaas 		if (cfg->segment > new->segment ||
54ff097dddSBjorn Helgaas 		    (cfg->segment == new->segment &&
55ff097dddSBjorn Helgaas 		     cfg->start_bus >= new->start_bus)) {
56ff097dddSBjorn Helgaas 			list_add_tail(&new->list, &cfg->list);
57ff097dddSBjorn Helgaas 			return;
58ff097dddSBjorn Helgaas 		}
59ff097dddSBjorn Helgaas 	}
60ff097dddSBjorn Helgaas 	list_add_tail(&new->list, &pci_mmcfg_list);
617da7d360SBjorn Helgaas }
627da7d360SBjorn Helgaas 
63d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
64d215a9c8SBjorn Helgaas 							int end, u64 addr)
65068258bcSYinghai Lu {
66d215a9c8SBjorn Helgaas 	struct pci_mmcfg_region *new;
6756ddf4d3SBjorn Helgaas 	int num_buses;
6856ddf4d3SBjorn Helgaas 	struct resource *res;
69068258bcSYinghai Lu 
70f7ca6984SBjorn Helgaas 	if (addr == 0)
71f7ca6984SBjorn Helgaas 		return NULL;
72f7ca6984SBjorn Helgaas 
73ff097dddSBjorn Helgaas 	new = kzalloc(sizeof(*new), GFP_KERNEL);
74068258bcSYinghai Lu 	if (!new)
757da7d360SBjorn Helgaas 		return NULL;
76068258bcSYinghai Lu 
7795cf1cf0SBjorn Helgaas 	new->address = addr;
7895cf1cf0SBjorn Helgaas 	new->segment = segment;
7995cf1cf0SBjorn Helgaas 	new->start_bus = start;
8095cf1cf0SBjorn Helgaas 	new->end_bus = end;
817da7d360SBjorn Helgaas 
82ff097dddSBjorn Helgaas 	list_add_sorted(new);
83ff097dddSBjorn Helgaas 
8456ddf4d3SBjorn Helgaas 	num_buses = end - start + 1;
8556ddf4d3SBjorn Helgaas 	res = &new->res;
8656ddf4d3SBjorn Helgaas 	res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
8756ddf4d3SBjorn Helgaas 	res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
8856ddf4d3SBjorn Helgaas 	res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
8956ddf4d3SBjorn Helgaas 	snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
9056ddf4d3SBjorn Helgaas 		 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
9156ddf4d3SBjorn Helgaas 	res->name = new->name;
9256ddf4d3SBjorn Helgaas 
93*8c57786aSBjorn Helgaas 	printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at "
94*8c57786aSBjorn Helgaas 	       "%pR (base %#lx)\n", segment, start, end, &new->res,
95*8c57786aSBjorn Helgaas 	       (unsigned long) addr);
96*8c57786aSBjorn Helgaas 
97ff097dddSBjorn Helgaas 	return new;
98068258bcSYinghai Lu }
99068258bcSYinghai Lu 
100fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
101fb9aa6f1SThomas Gleixner {
102fb9aa6f1SThomas Gleixner 	u32 win;
103bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
104fb9aa6f1SThomas Gleixner 
105fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
106fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
107fb9aa6f1SThomas Gleixner 		return NULL;
108068258bcSYinghai Lu 
1097da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
110068258bcSYinghai Lu 		return NULL;
111068258bcSYinghai Lu 
112fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
113fb9aa6f1SThomas Gleixner }
114fb9aa6f1SThomas Gleixner 
115fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
116fb9aa6f1SThomas Gleixner {
117fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
118fb9aa6f1SThomas Gleixner 
119bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
120fb9aa6f1SThomas Gleixner 
121fb9aa6f1SThomas Gleixner 	/* Enable bit */
122fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
123068258bcSYinghai Lu 		return NULL;
124fb9aa6f1SThomas Gleixner 
125fb9aa6f1SThomas Gleixner 	/* Size bits */
126fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
127fb9aa6f1SThomas Gleixner 	case 0:
128fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
129fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
130fb9aa6f1SThomas Gleixner 		break;
131fb9aa6f1SThomas Gleixner 	case 1:
132fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
133fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
134fb9aa6f1SThomas Gleixner 		break;
135fb9aa6f1SThomas Gleixner 	case 2:
136fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
137fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
138fb9aa6f1SThomas Gleixner 		break;
139fb9aa6f1SThomas Gleixner 	default:
140068258bcSYinghai Lu 		return NULL;
141fb9aa6f1SThomas Gleixner 	}
142fb9aa6f1SThomas Gleixner 
143fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
144fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
145fb9aa6f1SThomas Gleixner 
146fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
147068258bcSYinghai Lu 		return NULL;
148fb9aa6f1SThomas Gleixner 
149fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
150fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
151fb9aa6f1SThomas Gleixner 		return NULL;
152068258bcSYinghai Lu 
1537da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
154068258bcSYinghai Lu 		return NULL;
155068258bcSYinghai Lu 
156fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
157fb9aa6f1SThomas Gleixner }
158fb9aa6f1SThomas Gleixner 
1597fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1607fd0da40SYinghai Lu {
1617fd0da40SYinghai Lu 	u32 low, high, address;
1627fd0da40SYinghai Lu 	u64 base, msr;
1637fd0da40SYinghai Lu 	int i;
1647da7d360SBjorn Helgaas 	unsigned segnbits = 0, busnbits, end_bus;
1657fd0da40SYinghai Lu 
1665f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1675f0b2976SYinghai Lu 		return NULL;
1685f0b2976SYinghai Lu 
1697fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1707fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1717fd0da40SYinghai Lu 		return NULL;
1727fd0da40SYinghai Lu 
1737fd0da40SYinghai Lu 	msr = high;
1747fd0da40SYinghai Lu 	msr <<= 32;
1757fd0da40SYinghai Lu 	msr |= low;
1767fd0da40SYinghai Lu 
1777fd0da40SYinghai Lu 	/* mmconfig is not enable */
1787fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1797fd0da40SYinghai Lu 		return NULL;
1807fd0da40SYinghai Lu 
1817fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1827fd0da40SYinghai Lu 
1837fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1847fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1857fd0da40SYinghai Lu 
1867fd0da40SYinghai Lu 	/*
1877fd0da40SYinghai Lu 	 * only handle bus 0 ?
1887fd0da40SYinghai Lu 	 * need to skip it
1897fd0da40SYinghai Lu 	 */
1907fd0da40SYinghai Lu 	if (!busnbits)
1917fd0da40SYinghai Lu 		return NULL;
1927fd0da40SYinghai Lu 
1937fd0da40SYinghai Lu 	if (busnbits > 8) {
1947fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1957fd0da40SYinghai Lu 		busnbits = 8;
1967fd0da40SYinghai Lu 	}
1977fd0da40SYinghai Lu 
1987da7d360SBjorn Helgaas 	end_bus = (1 << busnbits) - 1;
199068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
2007da7d360SBjorn Helgaas 		if (pci_mmconfig_add(i, 0, end_bus,
2017da7d360SBjorn Helgaas 				     base + (1<<28) * i) == NULL) {
2027da7d360SBjorn Helgaas 			free_all_mmcfg();
2037da7d360SBjorn Helgaas 			return NULL;
2047da7d360SBjorn Helgaas 		}
2057fd0da40SYinghai Lu 
2067fd0da40SYinghai Lu 	return "AMD Family 10h NB";
2077fd0da40SYinghai Lu }
2087fd0da40SYinghai Lu 
2095546d6f5SEd Swierk static bool __initdata mcp55_checked;
2105546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
2115546d6f5SEd Swierk {
2125546d6f5SEd Swierk 	int bus;
2135546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
2145546d6f5SEd Swierk 
2155546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
2165546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
2175546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
2185546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
2195546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
2205546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
2215546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
2225546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
2235546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
2245546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
2255546d6f5SEd Swierk 
2265546d6f5SEd Swierk 	/*
2275546d6f5SEd Swierk 	 * do check if amd fam10h already took over
2285546d6f5SEd Swierk 	 */
229ff097dddSBjorn Helgaas 	if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked)
2305546d6f5SEd Swierk 		return NULL;
2315546d6f5SEd Swierk 
2325546d6f5SEd Swierk 	mcp55_checked = true;
2335546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
2345546d6f5SEd Swierk 		u64 base;
2355546d6f5SEd Swierk 		u32 l, extcfg;
2365546d6f5SEd Swierk 		u16 vendor, device;
2375546d6f5SEd Swierk 		int start, size_index, end;
2385546d6f5SEd Swierk 
2395546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2405546d6f5SEd Swierk 		vendor = l & 0xffff;
2415546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2425546d6f5SEd Swierk 
2435546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2445546d6f5SEd Swierk 			continue;
2455546d6f5SEd Swierk 
2465546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2475546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2485546d6f5SEd Swierk 
2495546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2505546d6f5SEd Swierk 			continue;
2515546d6f5SEd Swierk 
2525546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2535546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2545546d6f5SEd Swierk 		/* base could > 4G */
2555546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2565546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2575546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2587da7d360SBjorn Helgaas 		if (pci_mmconfig_add(0, start, end, base) == NULL)
2597da7d360SBjorn Helgaas 			continue;
2605546d6f5SEd Swierk 		mcp55_mmconf_found++;
2615546d6f5SEd Swierk 	}
2625546d6f5SEd Swierk 
2635546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2645546d6f5SEd Swierk 		return NULL;
2655546d6f5SEd Swierk 
2665546d6f5SEd Swierk 	return "nVidia MCP55";
2675546d6f5SEd Swierk }
2685546d6f5SEd Swierk 
269fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2707fd0da40SYinghai Lu 	u32 bus;
2717fd0da40SYinghai Lu 	u32 devfn;
272fb9aa6f1SThomas Gleixner 	u32 vendor;
273fb9aa6f1SThomas Gleixner 	u32 device;
274fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
275fb9aa6f1SThomas Gleixner };
276fb9aa6f1SThomas Gleixner 
277fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2787fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2797fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2807fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2817fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2827fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2837fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2847fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2857fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2865546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
2875546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
288fb9aa6f1SThomas Gleixner };
289fb9aa6f1SThomas Gleixner 
290068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
291068258bcSYinghai Lu {
292987c367bSBjorn Helgaas 	struct pci_mmcfg_region *cfg, *cfgx;
293068258bcSYinghai Lu 
294068258bcSYinghai Lu 	/* last one*/
295ff097dddSBjorn Helgaas 	cfg = list_entry(pci_mmcfg_list.prev, typeof(*cfg), list);
296ff097dddSBjorn Helgaas 	if (cfg)
297d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
298d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
299ff097dddSBjorn Helgaas 
300ff097dddSBjorn Helgaas 	if (list_is_singular(&pci_mmcfg_list))
301ff097dddSBjorn Helgaas 		return;
302068258bcSYinghai Lu 
303068258bcSYinghai Lu 	/* don't overlap please */
304ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
305d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
306d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
307068258bcSYinghai Lu 
308ff097dddSBjorn Helgaas 		cfgx = list_entry(cfg->list.next, typeof(*cfg), list);
309ff097dddSBjorn Helgaas 		if (cfg != cfgx && cfg->end_bus >= cfgx->start_bus)
310d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfgx->start_bus - 1;
311068258bcSYinghai Lu 	}
312068258bcSYinghai Lu }
313068258bcSYinghai Lu 
314fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
315fb9aa6f1SThomas Gleixner {
316fb9aa6f1SThomas Gleixner 	u32 l;
3177fd0da40SYinghai Lu 	u32 bus, devfn;
318fb9aa6f1SThomas Gleixner 	u16 vendor, device;
319fb9aa6f1SThomas Gleixner 	int i;
320fb9aa6f1SThomas Gleixner 	const char *name;
321fb9aa6f1SThomas Gleixner 
322bb63b421SYinghai Lu 	if (!raw_pci_ops)
323bb63b421SYinghai Lu 		return 0;
324bb63b421SYinghai Lu 
3257da7d360SBjorn Helgaas 	free_all_mmcfg();
326fb9aa6f1SThomas Gleixner 
327068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3287fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3297fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
330bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3317fd0da40SYinghai Lu 		vendor = l & 0xffff;
3327fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3337fd0da40SYinghai Lu 
334068258bcSYinghai Lu 		name = NULL;
335fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
336fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
337fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
338068258bcSYinghai Lu 
339068258bcSYinghai Lu 		if (name)
340*8c57786aSBjorn Helgaas 			printk(KERN_INFO PREFIX "%s with MMCONFIG support\n",
341068258bcSYinghai Lu 			       name);
342fb9aa6f1SThomas Gleixner 	}
343fb9aa6f1SThomas Gleixner 
344068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
345068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
346fb9aa6f1SThomas Gleixner 
347ff097dddSBjorn Helgaas 	return !list_empty(&pci_mmcfg_list);
348fb9aa6f1SThomas Gleixner }
349fb9aa6f1SThomas Gleixner 
350ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
351fb9aa6f1SThomas Gleixner {
35256ddf4d3SBjorn Helgaas 	struct pci_mmcfg_region *cfg;
353fb9aa6f1SThomas Gleixner 
354ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list)
35556ddf4d3SBjorn Helgaas 		insert_resource(&iomem_resource, &cfg->res);
356fb9aa6f1SThomas Gleixner 
357fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
358fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
359fb9aa6f1SThomas Gleixner }
360fb9aa6f1SThomas Gleixner 
3617752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3627752d5cfSRobert Hancock 					      void *data)
3637752d5cfSRobert Hancock {
3647752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3657752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3667752d5cfSRobert Hancock 	acpi_status status;
3677752d5cfSRobert Hancock 
3687752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3697752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3707752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3717752d5cfSRobert Hancock 		if (!fixmem32)
3727752d5cfSRobert Hancock 			return AE_OK;
3737752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
37475e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3757752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3767752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3777752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3787752d5cfSRobert Hancock 		}
3797752d5cfSRobert Hancock 	}
3807752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3817752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3827752d5cfSRobert Hancock 		return AE_OK;
3837752d5cfSRobert Hancock 
3847752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3857752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3867752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3877752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3887752d5cfSRobert Hancock 		return AE_OK;
3897752d5cfSRobert Hancock 
3907752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
39175e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
3927752d5cfSRobert Hancock 		mcfg_res->flags = 1;
3937752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
3947752d5cfSRobert Hancock 	}
3957752d5cfSRobert Hancock 	return AE_OK;
3967752d5cfSRobert Hancock }
3977752d5cfSRobert Hancock 
3987752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
3997752d5cfSRobert Hancock 		void *context, void **rv)
4007752d5cfSRobert Hancock {
4017752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4027752d5cfSRobert Hancock 
4037752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4047752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4057752d5cfSRobert Hancock 
4067752d5cfSRobert Hancock 	if (mcfg_res->flags)
4077752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4087752d5cfSRobert Hancock 
4097752d5cfSRobert Hancock 	return AE_OK;
4107752d5cfSRobert Hancock }
4117752d5cfSRobert Hancock 
412a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4137752d5cfSRobert Hancock {
4147752d5cfSRobert Hancock 	struct resource mcfg_res;
4157752d5cfSRobert Hancock 
4167752d5cfSRobert Hancock 	mcfg_res.start = start;
41775e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4187752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4197752d5cfSRobert Hancock 
4207752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4217752d5cfSRobert Hancock 
4227752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4237752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4247752d5cfSRobert Hancock 				 NULL);
4257752d5cfSRobert Hancock 
4267752d5cfSRobert Hancock 	return mcfg_res.flags;
4277752d5cfSRobert Hancock }
4287752d5cfSRobert Hancock 
429a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
430a83fe32fSYinghai Lu 
431a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
432*8c57786aSBjorn Helgaas 				    struct pci_mmcfg_region *cfg, int with_e820)
433a83fe32fSYinghai Lu {
4342f2a8b9cSBjorn Helgaas 	u64 addr = cfg->res.start;
4352f2a8b9cSBjorn Helgaas 	u64 size = resource_size(&cfg->res);
436a83fe32fSYinghai Lu 	u64 old_size = size;
43756ddf4d3SBjorn Helgaas 	int valid = 0, num_buses;
438a83fe32fSYinghai Lu 
439044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
440a83fe32fSYinghai Lu 		size >>= 1;
441a83fe32fSYinghai Lu 		if (size < (16UL<<20))
442a83fe32fSYinghai Lu 			break;
443a83fe32fSYinghai Lu 	}
444a83fe32fSYinghai Lu 
445a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
446*8c57786aSBjorn Helgaas 		printk(KERN_INFO PREFIX "MMCONFIG at %pR reserved in %s\n",
447*8c57786aSBjorn Helgaas 		       &cfg->res,
448*8c57786aSBjorn Helgaas 		       with_e820 ? "E820" : "ACPI motherboard resources");
449a83fe32fSYinghai Lu 		valid = 1;
450a83fe32fSYinghai Lu 
451a83fe32fSYinghai Lu 		if (old_size != size) {
452d7e6b66fSBjorn Helgaas 			/* update end_bus */
453d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
45456ddf4d3SBjorn Helgaas 			num_buses = cfg->end_bus - cfg->start_bus + 1;
45556ddf4d3SBjorn Helgaas 			cfg->res.end = cfg->res.start +
45656ddf4d3SBjorn Helgaas 			    PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
45756ddf4d3SBjorn Helgaas 			snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
45856ddf4d3SBjorn Helgaas 				 "PCI MMCONFIG %04x [bus %02x-%02x]",
45956ddf4d3SBjorn Helgaas 				 cfg->segment, cfg->start_bus, cfg->end_bus);
460*8c57786aSBjorn Helgaas 			printk(KERN_INFO PREFIX
461*8c57786aSBjorn Helgaas 			       "MMCONFIG for %04x [bus%02x-%02x] "
462*8c57786aSBjorn Helgaas 			       "at %pR (base %#lx) (size reduced!)\n",
463*8c57786aSBjorn Helgaas 			       cfg->segment, cfg->start_bus, cfg->end_bus,
464*8c57786aSBjorn Helgaas 			       &cfg->res, (unsigned long) cfg->address);
465a83fe32fSYinghai Lu 		}
466a83fe32fSYinghai Lu 	}
467a83fe32fSYinghai Lu 
468a83fe32fSYinghai Lu 	return valid;
469a83fe32fSYinghai Lu }
470a83fe32fSYinghai Lu 
471bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
472fb9aa6f1SThomas Gleixner {
473987c367bSBjorn Helgaas 	struct pci_mmcfg_region *cfg;
474fb9aa6f1SThomas Gleixner 
475ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
47656ddf4d3SBjorn Helgaas 		int valid = 0;
477a83fe32fSYinghai Lu 
4785f0db7a2SFeng Tang 		if (!early && !acpi_disabled)
479*8c57786aSBjorn Helgaas 			valid = is_mmconf_reserved(is_acpi_reserved, cfg, 0);
48005c58b8aSYinghai Lu 
48105c58b8aSYinghai Lu 		if (valid)
48205c58b8aSYinghai Lu 			continue;
48305c58b8aSYinghai Lu 
48405c58b8aSYinghai Lu 		if (!early)
485*8c57786aSBjorn Helgaas 			printk(KERN_ERR FW_BUG PREFIX
486*8c57786aSBjorn Helgaas 			       "MMCONFIG at %pR not reserved in "
487*8c57786aSBjorn Helgaas 			       "ACPI motherboard resources\n", &cfg->res);
488a83fe32fSYinghai Lu 
4897752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
490bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
491a83fe32fSYinghai Lu 		if (raw_pci_ops)
492*8c57786aSBjorn Helgaas 			valid = is_mmconf_reserved(e820_all_mapped, cfg, 1);
49305c58b8aSYinghai Lu 
49405c58b8aSYinghai Lu 		if (!valid)
49505c58b8aSYinghai Lu 			goto reject;
4967752d5cfSRobert Hancock 	}
4977752d5cfSRobert Hancock 
498fb9aa6f1SThomas Gleixner 	return;
499fb9aa6f1SThomas Gleixner 
500fb9aa6f1SThomas Gleixner reject:
501*8c57786aSBjorn Helgaas 	printk(KERN_INFO PREFIX "not using MMCONFIG\n");
5027da7d360SBjorn Helgaas 	free_all_mmcfg();
503fb9aa6f1SThomas Gleixner }
504fb9aa6f1SThomas Gleixner 
50505c58b8aSYinghai Lu static int __initdata known_bridge;
50605c58b8aSYinghai Lu 
5079a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
5089a08f7d3SBjorn Helgaas 					struct acpi_mcfg_allocation *cfg)
509c4bf2f37SLen Brown {
5109a08f7d3SBjorn Helgaas 	int year;
511c4bf2f37SLen Brown 
5129a08f7d3SBjorn Helgaas 	if (cfg->address < 0xFFFFFFFF)
513c4bf2f37SLen Brown 		return 0;
5149a08f7d3SBjorn Helgaas 
5159a08f7d3SBjorn Helgaas 	if (!strcmp(mcfg->header.oem_id, "SGI"))
5169a08f7d3SBjorn Helgaas 		return 0;
5179a08f7d3SBjorn Helgaas 
5189a08f7d3SBjorn Helgaas 	if (mcfg->header.revision >= 1) {
5199a08f7d3SBjorn Helgaas 		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
5209a08f7d3SBjorn Helgaas 		    year >= 2010)
5219a08f7d3SBjorn Helgaas 			return 0;
5229a08f7d3SBjorn Helgaas 	}
5239a08f7d3SBjorn Helgaas 
524*8c57786aSBjorn Helgaas 	printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx "
5259a08f7d3SBjorn Helgaas 	       "is above 4GB, ignored\n", cfg->pci_segment,
5269a08f7d3SBjorn Helgaas 	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
5279a08f7d3SBjorn Helgaas 	return -EINVAL;
528c4bf2f37SLen Brown }
529c4bf2f37SLen Brown 
530c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
531c4bf2f37SLen Brown {
532c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
533d3578ef7SBjorn Helgaas 	struct acpi_mcfg_allocation *cfg_table, *cfg;
534c4bf2f37SLen Brown 	unsigned long i;
5357da7d360SBjorn Helgaas 	int entries;
536c4bf2f37SLen Brown 
537c4bf2f37SLen Brown 	if (!header)
538c4bf2f37SLen Brown 		return -EINVAL;
539c4bf2f37SLen Brown 
540c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
541c4bf2f37SLen Brown 
542c4bf2f37SLen Brown 	/* how many config structures do we have */
5437da7d360SBjorn Helgaas 	free_all_mmcfg();
544e823d6ffSBjorn Helgaas 	entries = 0;
545c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
546c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
547e823d6ffSBjorn Helgaas 		entries++;
548c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
549c4bf2f37SLen Brown 	};
550e823d6ffSBjorn Helgaas 	if (entries == 0) {
551c4bf2f37SLen Brown 		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
552c4bf2f37SLen Brown 		return -ENODEV;
553c4bf2f37SLen Brown 	}
554c4bf2f37SLen Brown 
555d3578ef7SBjorn Helgaas 	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
556e823d6ffSBjorn Helgaas 	for (i = 0; i < entries; i++) {
557d3578ef7SBjorn Helgaas 		cfg = &cfg_table[i];
558d3578ef7SBjorn Helgaas 		if (acpi_mcfg_check_entry(mcfg, cfg)) {
5597da7d360SBjorn Helgaas 			free_all_mmcfg();
560c4bf2f37SLen Brown 			return -ENODEV;
561c4bf2f37SLen Brown 		}
5627da7d360SBjorn Helgaas 
5637da7d360SBjorn Helgaas 		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
5647da7d360SBjorn Helgaas 				   cfg->end_bus_number, cfg->address) == NULL) {
5657da7d360SBjorn Helgaas 			printk(KERN_WARNING PREFIX
5667da7d360SBjorn Helgaas 			       "no memory for MCFG entries\n");
5677da7d360SBjorn Helgaas 			free_all_mmcfg();
5687da7d360SBjorn Helgaas 			return -ENOMEM;
5697da7d360SBjorn Helgaas 		}
570c4bf2f37SLen Brown 	}
571c4bf2f37SLen Brown 
572c4bf2f37SLen Brown 	return 0;
573c4bf2f37SLen Brown }
574c4bf2f37SLen Brown 
575968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
576fb9aa6f1SThomas Gleixner {
5777752d5cfSRobert Hancock 	/* MMCONFIG disabled */
5787752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
5797752d5cfSRobert Hancock 		return;
5807752d5cfSRobert Hancock 
5817752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
58205c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
5837752d5cfSRobert Hancock 		return;
5847752d5cfSRobert Hancock 
58505c58b8aSYinghai Lu 	/* for late to exit */
58605c58b8aSYinghai Lu 	if (known_bridge)
58705c58b8aSYinghai Lu 		return;
5887752d5cfSRobert Hancock 
589bb63b421SYinghai Lu 	if (early) {
59005c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
59105c58b8aSYinghai Lu 			known_bridge = 1;
59205c58b8aSYinghai Lu 	}
59305c58b8aSYinghai Lu 
594068258bcSYinghai Lu 	if (!known_bridge)
5955f0db7a2SFeng Tang 		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
596068258bcSYinghai Lu 
597bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
5987752d5cfSRobert Hancock 
599ff097dddSBjorn Helgaas 	if (list_empty(&pci_mmcfg_list))
600fb9aa6f1SThomas Gleixner 		return;
601fb9aa6f1SThomas Gleixner 
602ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
603fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
604ebd60cd6SYinghai Lu 	else {
605fb9aa6f1SThomas Gleixner 		/*
606fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
607fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
608fb9aa6f1SThomas Gleixner 		 */
609fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
610fb9aa6f1SThomas Gleixner 	}
611fb9aa6f1SThomas Gleixner }
612fb9aa6f1SThomas Gleixner 
613bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
61405c58b8aSYinghai Lu {
615bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
61605c58b8aSYinghai Lu }
61705c58b8aSYinghai Lu 
61805c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
61905c58b8aSYinghai Lu {
620bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
62105c58b8aSYinghai Lu }
62205c58b8aSYinghai Lu 
623fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
624fb9aa6f1SThomas Gleixner {
625fb9aa6f1SThomas Gleixner 	/*
626fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
627fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
628fb9aa6f1SThomas Gleixner 	 */
629fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
630fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
631ff097dddSBjorn Helgaas 	    list_empty(&pci_mmcfg_list))
632fb9aa6f1SThomas Gleixner 		return 1;
633fb9aa6f1SThomas Gleixner 
634fb9aa6f1SThomas Gleixner 	/*
635fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
636fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
637fb9aa6f1SThomas Gleixner 	 * called.
638fb9aa6f1SThomas Gleixner 	 */
639ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
640fb9aa6f1SThomas Gleixner 
641fb9aa6f1SThomas Gleixner 	return 0;
642fb9aa6f1SThomas Gleixner }
643fb9aa6f1SThomas Gleixner 
644fb9aa6f1SThomas Gleixner /*
645fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
646fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
647fb9aa6f1SThomas Gleixner  * with other system resources.
648fb9aa6f1SThomas Gleixner  */
649fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
650