1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 195a0e3ad6STejun Heo #include <linux/slab.h> 20fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 225f0db7a2SFeng Tang #include <asm/acpi.h> 23fb9aa6f1SThomas Gleixner 24f4a2d584SLen Brown #define PREFIX "PCI: " 25a192a958SLen Brown 26fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 27fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 28fb9aa6f1SThomas Gleixner 29ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 30ff097dddSBjorn Helgaas 31ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 327da7d360SBjorn Helgaas { 3356ddf4d3SBjorn Helgaas if (cfg->res.parent) 3456ddf4d3SBjorn Helgaas release_resource(&cfg->res); 35ff097dddSBjorn Helgaas list_del(&cfg->list); 36ff097dddSBjorn Helgaas kfree(cfg); 3756ddf4d3SBjorn Helgaas } 38ba2afbabSBjorn Helgaas 39ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 40ba2afbabSBjorn Helgaas { 41ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 42ba2afbabSBjorn Helgaas 43ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 44ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 45ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 46ff097dddSBjorn Helgaas } 47ff097dddSBjorn Helgaas 48ff097dddSBjorn Helgaas static __init void list_add_sorted(struct pci_mmcfg_region *new) 49ff097dddSBjorn Helgaas { 50ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 51ff097dddSBjorn Helgaas 52ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 53ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 54ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 55ff097dddSBjorn Helgaas (cfg->segment == new->segment && 56ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 57ff097dddSBjorn Helgaas list_add_tail(&new->list, &cfg->list); 58ff097dddSBjorn Helgaas return; 59ff097dddSBjorn Helgaas } 60ff097dddSBjorn Helgaas } 61ff097dddSBjorn Helgaas list_add_tail(&new->list, &pci_mmcfg_list); 627da7d360SBjorn Helgaas } 637da7d360SBjorn Helgaas 64*846e4023SJiang Liu static __devinit struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, 65*846e4023SJiang Liu int start, 66d215a9c8SBjorn Helgaas int end, u64 addr) 67068258bcSYinghai Lu { 68d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 6956ddf4d3SBjorn Helgaas struct resource *res; 70068258bcSYinghai Lu 71f7ca6984SBjorn Helgaas if (addr == 0) 72f7ca6984SBjorn Helgaas return NULL; 73f7ca6984SBjorn Helgaas 74ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 75068258bcSYinghai Lu if (!new) 767da7d360SBjorn Helgaas return NULL; 77068258bcSYinghai Lu 7895cf1cf0SBjorn Helgaas new->address = addr; 7995cf1cf0SBjorn Helgaas new->segment = segment; 8095cf1cf0SBjorn Helgaas new->start_bus = start; 8195cf1cf0SBjorn Helgaas new->end_bus = end; 827da7d360SBjorn Helgaas 8356ddf4d3SBjorn Helgaas res = &new->res; 8456ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 851ca98fa6SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1; 8656ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 8756ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 8856ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 8956ddf4d3SBjorn Helgaas res->name = new->name; 9056ddf4d3SBjorn Helgaas 918c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at " 928c57786aSBjorn Helgaas "%pR (base %#lx)\n", segment, start, end, &new->res, 938c57786aSBjorn Helgaas (unsigned long) addr); 948c57786aSBjorn Helgaas 95ff097dddSBjorn Helgaas return new; 96068258bcSYinghai Lu } 97068258bcSYinghai Lu 98*846e4023SJiang Liu static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 99*846e4023SJiang Liu int end, u64 addr) 100*846e4023SJiang Liu { 101*846e4023SJiang Liu struct pci_mmcfg_region *new; 102*846e4023SJiang Liu 103*846e4023SJiang Liu new = pci_mmconfig_alloc(segment, start, end, addr); 104*846e4023SJiang Liu if (new) 105*846e4023SJiang Liu list_add_sorted(new); 106*846e4023SJiang Liu 107*846e4023SJiang Liu return new; 108*846e4023SJiang Liu } 109*846e4023SJiang Liu 110f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 111f6e1d8ccSBjorn Helgaas { 112f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 113f6e1d8ccSBjorn Helgaas 114f6e1d8ccSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 115f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 116f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 117f6e1d8ccSBjorn Helgaas return cfg; 118f6e1d8ccSBjorn Helgaas 119f6e1d8ccSBjorn Helgaas return NULL; 120f6e1d8ccSBjorn Helgaas } 121f6e1d8ccSBjorn Helgaas 122fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 123fb9aa6f1SThomas Gleixner { 124fb9aa6f1SThomas Gleixner u32 win; 125bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 126fb9aa6f1SThomas Gleixner 127fb9aa6f1SThomas Gleixner win = win & 0xf000; 128fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 129fb9aa6f1SThomas Gleixner return NULL; 130068258bcSYinghai Lu 1317da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 132068258bcSYinghai Lu return NULL; 133068258bcSYinghai Lu 134fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 135fb9aa6f1SThomas Gleixner } 136fb9aa6f1SThomas Gleixner 137fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 138fb9aa6f1SThomas Gleixner { 139fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 140fb9aa6f1SThomas Gleixner 141bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 142fb9aa6f1SThomas Gleixner 143fb9aa6f1SThomas Gleixner /* Enable bit */ 144fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 145068258bcSYinghai Lu return NULL; 146fb9aa6f1SThomas Gleixner 147fb9aa6f1SThomas Gleixner /* Size bits */ 148fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 149fb9aa6f1SThomas Gleixner case 0: 150fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 151fb9aa6f1SThomas Gleixner len = 0x10000000U; 152fb9aa6f1SThomas Gleixner break; 153fb9aa6f1SThomas Gleixner case 1: 154fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 155fb9aa6f1SThomas Gleixner len = 0x08000000U; 156fb9aa6f1SThomas Gleixner break; 157fb9aa6f1SThomas Gleixner case 2: 158fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 159fb9aa6f1SThomas Gleixner len = 0x04000000U; 160fb9aa6f1SThomas Gleixner break; 161fb9aa6f1SThomas Gleixner default: 162068258bcSYinghai Lu return NULL; 163fb9aa6f1SThomas Gleixner } 164fb9aa6f1SThomas Gleixner 165fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 166fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 167fb9aa6f1SThomas Gleixner 168fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 169068258bcSYinghai Lu return NULL; 170fb9aa6f1SThomas Gleixner 171fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 172fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 173fb9aa6f1SThomas Gleixner return NULL; 174068258bcSYinghai Lu 1757da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 176068258bcSYinghai Lu return NULL; 177068258bcSYinghai Lu 178fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 179fb9aa6f1SThomas Gleixner } 180fb9aa6f1SThomas Gleixner 1817fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1827fd0da40SYinghai Lu { 1837fd0da40SYinghai Lu u32 low, high, address; 1847fd0da40SYinghai Lu u64 base, msr; 1857fd0da40SYinghai Lu int i; 1867da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1877fd0da40SYinghai Lu 1885f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1895f0b2976SYinghai Lu return NULL; 1905f0b2976SYinghai Lu 1917fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1927fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1937fd0da40SYinghai Lu return NULL; 1947fd0da40SYinghai Lu 1957fd0da40SYinghai Lu msr = high; 1967fd0da40SYinghai Lu msr <<= 32; 1977fd0da40SYinghai Lu msr |= low; 1987fd0da40SYinghai Lu 1997fd0da40SYinghai Lu /* mmconfig is not enable */ 2007fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 2017fd0da40SYinghai Lu return NULL; 2027fd0da40SYinghai Lu 2037fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 2047fd0da40SYinghai Lu 2057fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 2067fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 2077fd0da40SYinghai Lu 2087fd0da40SYinghai Lu /* 2097fd0da40SYinghai Lu * only handle bus 0 ? 2107fd0da40SYinghai Lu * need to skip it 2117fd0da40SYinghai Lu */ 2127fd0da40SYinghai Lu if (!busnbits) 2137fd0da40SYinghai Lu return NULL; 2147fd0da40SYinghai Lu 2157fd0da40SYinghai Lu if (busnbits > 8) { 2167fd0da40SYinghai Lu segnbits = busnbits - 8; 2177fd0da40SYinghai Lu busnbits = 8; 2187fd0da40SYinghai Lu } 2197fd0da40SYinghai Lu 2207da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 221068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2227da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2237da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2247da7d360SBjorn Helgaas free_all_mmcfg(); 2257da7d360SBjorn Helgaas return NULL; 2267da7d360SBjorn Helgaas } 2277fd0da40SYinghai Lu 2287fd0da40SYinghai Lu return "AMD Family 10h NB"; 2297fd0da40SYinghai Lu } 2307fd0da40SYinghai Lu 2315546d6f5SEd Swierk static bool __initdata mcp55_checked; 2325546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2335546d6f5SEd Swierk { 2345546d6f5SEd Swierk int bus; 2355546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2365546d6f5SEd Swierk 2375546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2385546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2395546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2405546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2415546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2425546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2435546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2445546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2455546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2465546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2475546d6f5SEd Swierk 2485546d6f5SEd Swierk /* 2495546d6f5SEd Swierk * do check if amd fam10h already took over 2505546d6f5SEd Swierk */ 251ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2525546d6f5SEd Swierk return NULL; 2535546d6f5SEd Swierk 2545546d6f5SEd Swierk mcp55_checked = true; 2555546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2565546d6f5SEd Swierk u64 base; 2575546d6f5SEd Swierk u32 l, extcfg; 2585546d6f5SEd Swierk u16 vendor, device; 2595546d6f5SEd Swierk int start, size_index, end; 2605546d6f5SEd Swierk 2615546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2625546d6f5SEd Swierk vendor = l & 0xffff; 2635546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2645546d6f5SEd Swierk 2655546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2665546d6f5SEd Swierk continue; 2675546d6f5SEd Swierk 2685546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2695546d6f5SEd Swierk extcfg_regsize, &extcfg); 2705546d6f5SEd Swierk 2715546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2725546d6f5SEd Swierk continue; 2735546d6f5SEd Swierk 2745546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2755546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2765546d6f5SEd Swierk /* base could > 4G */ 2775546d6f5SEd Swierk base <<= extcfg_base_lshift; 2785546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2795546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2807da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2817da7d360SBjorn Helgaas continue; 2825546d6f5SEd Swierk mcp55_mmconf_found++; 2835546d6f5SEd Swierk } 2845546d6f5SEd Swierk 2855546d6f5SEd Swierk if (!mcp55_mmconf_found) 2865546d6f5SEd Swierk return NULL; 2875546d6f5SEd Swierk 2885546d6f5SEd Swierk return "nVidia MCP55"; 2895546d6f5SEd Swierk } 2905546d6f5SEd Swierk 291fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2927fd0da40SYinghai Lu u32 bus; 2937fd0da40SYinghai Lu u32 devfn; 294fb9aa6f1SThomas Gleixner u32 vendor; 295fb9aa6f1SThomas Gleixner u32 device; 296fb9aa6f1SThomas Gleixner const char *(*probe)(void); 297fb9aa6f1SThomas Gleixner }; 298fb9aa6f1SThomas Gleixner 299fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 3007fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3017fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 3027fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3037fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 3047fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 3057fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3067fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 3077fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3085546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 3095546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 310fb9aa6f1SThomas Gleixner }; 311fb9aa6f1SThomas Gleixner 312068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 313068258bcSYinghai Lu { 314987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 315068258bcSYinghai Lu 316bb8d4133SThomas Gleixner /* Fixup overlaps */ 317ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 318d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 319d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 320068258bcSYinghai Lu 321bb8d4133SThomas Gleixner /* Don't access the list head ! */ 322bb8d4133SThomas Gleixner if (cfg->list.next == &pci_mmcfg_list) 323bb8d4133SThomas Gleixner break; 324bb8d4133SThomas Gleixner 325ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 326bb8d4133SThomas Gleixner if (cfg->end_bus >= cfgx->start_bus) 327d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 328068258bcSYinghai Lu } 329068258bcSYinghai Lu } 330068258bcSYinghai Lu 331fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 332fb9aa6f1SThomas Gleixner { 333fb9aa6f1SThomas Gleixner u32 l; 3347fd0da40SYinghai Lu u32 bus, devfn; 335fb9aa6f1SThomas Gleixner u16 vendor, device; 336fb9aa6f1SThomas Gleixner int i; 337fb9aa6f1SThomas Gleixner const char *name; 338fb9aa6f1SThomas Gleixner 339bb63b421SYinghai Lu if (!raw_pci_ops) 340bb63b421SYinghai Lu return 0; 341bb63b421SYinghai Lu 3427da7d360SBjorn Helgaas free_all_mmcfg(); 343fb9aa6f1SThomas Gleixner 344068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3457fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3467fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 347bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3487fd0da40SYinghai Lu vendor = l & 0xffff; 3497fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3507fd0da40SYinghai Lu 351068258bcSYinghai Lu name = NULL; 352fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 353fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 354fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 355068258bcSYinghai Lu 356068258bcSYinghai Lu if (name) 3578c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "%s with MMCONFIG support\n", 358068258bcSYinghai Lu name); 359fb9aa6f1SThomas Gleixner } 360fb9aa6f1SThomas Gleixner 361068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 362068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 363fb9aa6f1SThomas Gleixner 364ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 365fb9aa6f1SThomas Gleixner } 366fb9aa6f1SThomas Gleixner 367ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 368fb9aa6f1SThomas Gleixner { 36956ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 370fb9aa6f1SThomas Gleixner 371ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 37256ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 373fb9aa6f1SThomas Gleixner 374fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 375fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 376fb9aa6f1SThomas Gleixner } 377fb9aa6f1SThomas Gleixner 3787752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3797752d5cfSRobert Hancock void *data) 3807752d5cfSRobert Hancock { 3817752d5cfSRobert Hancock struct resource *mcfg_res = data; 3827752d5cfSRobert Hancock struct acpi_resource_address64 address; 3837752d5cfSRobert Hancock acpi_status status; 3847752d5cfSRobert Hancock 3857752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3867752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3877752d5cfSRobert Hancock &res->data.fixed_memory32; 3887752d5cfSRobert Hancock if (!fixmem32) 3897752d5cfSRobert Hancock return AE_OK; 3907752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 39175e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3927752d5cfSRobert Hancock fixmem32->address_length))) { 3937752d5cfSRobert Hancock mcfg_res->flags = 1; 3947752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3957752d5cfSRobert Hancock } 3967752d5cfSRobert Hancock } 3977752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3987752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3997752d5cfSRobert Hancock return AE_OK; 4007752d5cfSRobert Hancock 4017752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 4027752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 4037752d5cfSRobert Hancock (address.address_length <= 0) || 4047752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 4057752d5cfSRobert Hancock return AE_OK; 4067752d5cfSRobert Hancock 4077752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 40875e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 4097752d5cfSRobert Hancock mcfg_res->flags = 1; 4107752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4117752d5cfSRobert Hancock } 4127752d5cfSRobert Hancock return AE_OK; 4137752d5cfSRobert Hancock } 4147752d5cfSRobert Hancock 4157752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 4167752d5cfSRobert Hancock void *context, void **rv) 4177752d5cfSRobert Hancock { 4187752d5cfSRobert Hancock struct resource *mcfg_res = context; 4197752d5cfSRobert Hancock 4207752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4217752d5cfSRobert Hancock check_mcfg_resource, context); 4227752d5cfSRobert Hancock 4237752d5cfSRobert Hancock if (mcfg_res->flags) 4247752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4257752d5cfSRobert Hancock 4267752d5cfSRobert Hancock return AE_OK; 4277752d5cfSRobert Hancock } 4287752d5cfSRobert Hancock 429a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4307752d5cfSRobert Hancock { 4317752d5cfSRobert Hancock struct resource mcfg_res; 4327752d5cfSRobert Hancock 4337752d5cfSRobert Hancock mcfg_res.start = start; 43475e613cdSYinghai Lu mcfg_res.end = end - 1; 4357752d5cfSRobert Hancock mcfg_res.flags = 0; 4367752d5cfSRobert Hancock 4377752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4387752d5cfSRobert Hancock 4397752d5cfSRobert Hancock if (!mcfg_res.flags) 4407752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4417752d5cfSRobert Hancock NULL); 4427752d5cfSRobert Hancock 4437752d5cfSRobert Hancock return mcfg_res.flags; 4447752d5cfSRobert Hancock } 4457752d5cfSRobert Hancock 446a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 447a83fe32fSYinghai Lu 448a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 4498c57786aSBjorn Helgaas struct pci_mmcfg_region *cfg, int with_e820) 450a83fe32fSYinghai Lu { 4512f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4522f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 453a83fe32fSYinghai Lu u64 old_size = size; 45456ddf4d3SBjorn Helgaas int valid = 0, num_buses; 455a83fe32fSYinghai Lu 456044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 457a83fe32fSYinghai Lu size >>= 1; 458a83fe32fSYinghai Lu if (size < (16UL<<20)) 459a83fe32fSYinghai Lu break; 460a83fe32fSYinghai Lu } 461a83fe32fSYinghai Lu 462a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 4638c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG at %pR reserved in %s\n", 4648c57786aSBjorn Helgaas &cfg->res, 4658c57786aSBjorn Helgaas with_e820 ? "E820" : "ACPI motherboard resources"); 466a83fe32fSYinghai Lu valid = 1; 467a83fe32fSYinghai Lu 468a83fe32fSYinghai Lu if (old_size != size) { 469d7e6b66fSBjorn Helgaas /* update end_bus */ 470d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 47156ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 47256ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 47356ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 47456ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 47556ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 47656ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 4778c57786aSBjorn Helgaas printk(KERN_INFO PREFIX 4788c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 4798c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 4808c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 4818c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 482a83fe32fSYinghai Lu } 483a83fe32fSYinghai Lu } 484a83fe32fSYinghai Lu 485a83fe32fSYinghai Lu return valid; 486a83fe32fSYinghai Lu } 487a83fe32fSYinghai Lu 4882a76c450SJiang Liu static int __devinit pci_mmcfg_check_reserved(struct pci_mmcfg_region *cfg, 4892a76c450SJiang Liu int early) 490fb9aa6f1SThomas Gleixner { 491a02ce953SFeng Tang if (!early && !acpi_disabled) { 4922a76c450SJiang Liu if (is_mmconf_reserved(is_acpi_reserved, cfg, 0)) 4932a76c450SJiang Liu return 1; 494a02ce953SFeng Tang else 4958c57786aSBjorn Helgaas printk(KERN_ERR FW_BUG PREFIX 4968c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 497a02ce953SFeng Tang "ACPI motherboard resources\n", 498a02ce953SFeng Tang &cfg->res); 499a02ce953SFeng Tang } 500a83fe32fSYinghai Lu 5017752d5cfSRobert Hancock /* Don't try to do this check unless configuration 502bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 503a83fe32fSYinghai Lu if (raw_pci_ops) 5042a76c450SJiang Liu return is_mmconf_reserved(e820_all_mapped, cfg, 1); 50505c58b8aSYinghai Lu 5062a76c450SJiang Liu return 0; 5077752d5cfSRobert Hancock } 5087752d5cfSRobert Hancock 5092a76c450SJiang Liu static void __init pci_mmcfg_reject_broken(int early) 5102a76c450SJiang Liu { 5112a76c450SJiang Liu struct pci_mmcfg_region *cfg; 512fb9aa6f1SThomas Gleixner 5132a76c450SJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) { 5142a76c450SJiang Liu if (pci_mmcfg_check_reserved(cfg, early) == 0) { 5158c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "not using MMCONFIG\n"); 5167da7d360SBjorn Helgaas free_all_mmcfg(); 5172a76c450SJiang Liu return; 5182a76c450SJiang Liu } 5192a76c450SJiang Liu } 520fb9aa6f1SThomas Gleixner } 521fb9aa6f1SThomas Gleixner 52205c58b8aSYinghai Lu static int __initdata known_bridge; 52305c58b8aSYinghai Lu 5249a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5259a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 526c4bf2f37SLen Brown { 5279a08f7d3SBjorn Helgaas int year; 528c4bf2f37SLen Brown 5299a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 530c4bf2f37SLen Brown return 0; 5319a08f7d3SBjorn Helgaas 53268856859SJack Steiner if (!strcmp(mcfg->header.oem_id, "SGI") || 53368856859SJack Steiner !strcmp(mcfg->header.oem_id, "SGI2")) 5349a08f7d3SBjorn Helgaas return 0; 5359a08f7d3SBjorn Helgaas 5369a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5379a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5389a08f7d3SBjorn Helgaas year >= 2010) 5399a08f7d3SBjorn Helgaas return 0; 5409a08f7d3SBjorn Helgaas } 5419a08f7d3SBjorn Helgaas 5428c57786aSBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5439a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5449a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5459a08f7d3SBjorn Helgaas return -EINVAL; 546c4bf2f37SLen Brown } 547c4bf2f37SLen Brown 548c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 549c4bf2f37SLen Brown { 550c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 551d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 552c4bf2f37SLen Brown unsigned long i; 5537da7d360SBjorn Helgaas int entries; 554c4bf2f37SLen Brown 555c4bf2f37SLen Brown if (!header) 556c4bf2f37SLen Brown return -EINVAL; 557c4bf2f37SLen Brown 558c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 559c4bf2f37SLen Brown 560c4bf2f37SLen Brown /* how many config structures do we have */ 5617da7d360SBjorn Helgaas free_all_mmcfg(); 562e823d6ffSBjorn Helgaas entries = 0; 563c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 564c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 565e823d6ffSBjorn Helgaas entries++; 566c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 567c4bf2f37SLen Brown }; 568e823d6ffSBjorn Helgaas if (entries == 0) { 569c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 570c4bf2f37SLen Brown return -ENODEV; 571c4bf2f37SLen Brown } 572c4bf2f37SLen Brown 573d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 574e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 575d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 576d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5777da7d360SBjorn Helgaas free_all_mmcfg(); 578c4bf2f37SLen Brown return -ENODEV; 579c4bf2f37SLen Brown } 5807da7d360SBjorn Helgaas 5817da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 5827da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 5837da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 5847da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 5857da7d360SBjorn Helgaas free_all_mmcfg(); 5867da7d360SBjorn Helgaas return -ENOMEM; 5877da7d360SBjorn Helgaas } 588c4bf2f37SLen Brown } 589c4bf2f37SLen Brown 590c4bf2f37SLen Brown return 0; 591c4bf2f37SLen Brown } 592c4bf2f37SLen Brown 593968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 594fb9aa6f1SThomas Gleixner { 5957752d5cfSRobert Hancock /* MMCONFIG disabled */ 5967752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 5977752d5cfSRobert Hancock return; 5987752d5cfSRobert Hancock 5997752d5cfSRobert Hancock /* MMCONFIG already enabled */ 60005c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 6017752d5cfSRobert Hancock return; 6027752d5cfSRobert Hancock 60305c58b8aSYinghai Lu /* for late to exit */ 60405c58b8aSYinghai Lu if (known_bridge) 60505c58b8aSYinghai Lu return; 6067752d5cfSRobert Hancock 607bb63b421SYinghai Lu if (early) { 60805c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 60905c58b8aSYinghai Lu known_bridge = 1; 61005c58b8aSYinghai Lu } 61105c58b8aSYinghai Lu 612068258bcSYinghai Lu if (!known_bridge) 6135f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 614068258bcSYinghai Lu 615bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6167752d5cfSRobert Hancock 617ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 618fb9aa6f1SThomas Gleixner return; 619fb9aa6f1SThomas Gleixner 620a3170c1fSJan Beulich if (pcibios_last_bus < 0) { 621a3170c1fSJan Beulich const struct pci_mmcfg_region *cfg; 622a3170c1fSJan Beulich 623a3170c1fSJan Beulich list_for_each_entry(cfg, &pci_mmcfg_list, list) { 624a3170c1fSJan Beulich if (cfg->segment) 625a3170c1fSJan Beulich break; 626a3170c1fSJan Beulich pcibios_last_bus = cfg->end_bus; 627a3170c1fSJan Beulich } 628a3170c1fSJan Beulich } 629a3170c1fSJan Beulich 630ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 631fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 632ebd60cd6SYinghai Lu else { 633fb9aa6f1SThomas Gleixner /* 634fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 635fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 636fb9aa6f1SThomas Gleixner */ 637fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 638fb9aa6f1SThomas Gleixner } 639fb9aa6f1SThomas Gleixner } 640fb9aa6f1SThomas Gleixner 641bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 64205c58b8aSYinghai Lu { 643bb63b421SYinghai Lu __pci_mmcfg_init(1); 64405c58b8aSYinghai Lu } 64505c58b8aSYinghai Lu 64605c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 64705c58b8aSYinghai Lu { 648bb63b421SYinghai Lu __pci_mmcfg_init(0); 64905c58b8aSYinghai Lu } 65005c58b8aSYinghai Lu 651fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 652fb9aa6f1SThomas Gleixner { 653fb9aa6f1SThomas Gleixner /* 654fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 655fb9aa6f1SThomas Gleixner * don't insert the resources. 656fb9aa6f1SThomas Gleixner */ 657fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 658fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 659ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 660fb9aa6f1SThomas Gleixner return 1; 661fb9aa6f1SThomas Gleixner 662fb9aa6f1SThomas Gleixner /* 663fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 664fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 665fb9aa6f1SThomas Gleixner * called. 666fb9aa6f1SThomas Gleixner */ 667ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 668fb9aa6f1SThomas Gleixner 669fb9aa6f1SThomas Gleixner return 0; 670fb9aa6f1SThomas Gleixner } 671fb9aa6f1SThomas Gleixner 672fb9aa6f1SThomas Gleixner /* 673fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 674fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 675fb9aa6f1SThomas Gleixner * with other system resources. 676fb9aa6f1SThomas Gleixner */ 677fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 678