xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 7fd0da4085d5b012a6bdcbbd63da7ead9fc69ad4)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
16fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
17fb9aa6f1SThomas Gleixner #include <asm/e820.h>
18fb9aa6f1SThomas Gleixner 
19fb9aa6f1SThomas Gleixner #include "pci.h"
20fb9aa6f1SThomas Gleixner 
21fb9aa6f1SThomas Gleixner /* aperture is up to 256MB but BIOS may reserve less */
22fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MIN	(2 * 1024*1024)
23fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MAX	(256 * 1024*1024)
24fb9aa6f1SThomas Gleixner 
25fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
26fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
27fb9aa6f1SThomas Gleixner 
28fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
29fb9aa6f1SThomas Gleixner {
30fb9aa6f1SThomas Gleixner 	u32 win;
31b6ce068aSMatthew Wilcox 	pci_direct_conf1.read(0, 0, PCI_DEVFN(0,0), 0xce, 2, &win);
32fb9aa6f1SThomas Gleixner 
33fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
34fb9aa6f1SThomas Gleixner 	if(win == 0x0000 || win == 0xf000)
35fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
36fb9aa6f1SThomas Gleixner 	else {
37fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 1;
38fb9aa6f1SThomas Gleixner 		pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]), GFP_KERNEL);
39fb9aa6f1SThomas Gleixner 		if (!pci_mmcfg_config)
40fb9aa6f1SThomas Gleixner 			return NULL;
41fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].address = win << 16;
42fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].pci_segment = 0;
43fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].start_bus_number = 0;
44fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].end_bus_number = 255;
45fb9aa6f1SThomas Gleixner 	}
46fb9aa6f1SThomas Gleixner 
47fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
48fb9aa6f1SThomas Gleixner }
49fb9aa6f1SThomas Gleixner 
50fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
51fb9aa6f1SThomas Gleixner {
52fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
53fb9aa6f1SThomas Gleixner 
54fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 1;
55fb9aa6f1SThomas Gleixner 
56b6ce068aSMatthew Wilcox 	pci_direct_conf1.read(0, 0, PCI_DEVFN(0,0), 0x48, 4, &pciexbar);
57fb9aa6f1SThomas Gleixner 
58fb9aa6f1SThomas Gleixner 	/* Enable bit */
59fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
60fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
61fb9aa6f1SThomas Gleixner 
62fb9aa6f1SThomas Gleixner 	/* Size bits */
63fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
64fb9aa6f1SThomas Gleixner 	case 0:
65fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
66fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
67fb9aa6f1SThomas Gleixner 		break;
68fb9aa6f1SThomas Gleixner 	case 1:
69fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
70fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
71fb9aa6f1SThomas Gleixner 		break;
72fb9aa6f1SThomas Gleixner 	case 2:
73fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
74fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
75fb9aa6f1SThomas Gleixner 		break;
76fb9aa6f1SThomas Gleixner 	default:
77fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
78fb9aa6f1SThomas Gleixner 	}
79fb9aa6f1SThomas Gleixner 
80fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
81fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
82fb9aa6f1SThomas Gleixner 
83fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
84fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
85fb9aa6f1SThomas Gleixner 
86fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
87fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
88fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
89fb9aa6f1SThomas Gleixner 
90fb9aa6f1SThomas Gleixner 	if (pci_mmcfg_config_num) {
91fb9aa6f1SThomas Gleixner 		pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]), GFP_KERNEL);
92fb9aa6f1SThomas Gleixner 		if (!pci_mmcfg_config)
93fb9aa6f1SThomas Gleixner 			return NULL;
94fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].address = pciexbar & mask;
95fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].pci_segment = 0;
96fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].start_bus_number = 0;
97fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].end_bus_number = (len >> 20) - 1;
98fb9aa6f1SThomas Gleixner 	}
99fb9aa6f1SThomas Gleixner 
100fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
101fb9aa6f1SThomas Gleixner }
102fb9aa6f1SThomas Gleixner 
103*7fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
104*7fd0da40SYinghai Lu {
105*7fd0da40SYinghai Lu 	u32 low, high, address;
106*7fd0da40SYinghai Lu 	u64 base, msr;
107*7fd0da40SYinghai Lu 	int i;
108*7fd0da40SYinghai Lu 	unsigned segnbits = 0, busnbits;
109*7fd0da40SYinghai Lu 
110*7fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
111*7fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
112*7fd0da40SYinghai Lu 		return NULL;
113*7fd0da40SYinghai Lu 
114*7fd0da40SYinghai Lu 	msr = high;
115*7fd0da40SYinghai Lu 	msr <<= 32;
116*7fd0da40SYinghai Lu 	msr |= low;
117*7fd0da40SYinghai Lu 
118*7fd0da40SYinghai Lu 	/* mmconfig is not enable */
119*7fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
120*7fd0da40SYinghai Lu 		return NULL;
121*7fd0da40SYinghai Lu 
122*7fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
123*7fd0da40SYinghai Lu 
124*7fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
125*7fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
126*7fd0da40SYinghai Lu 
127*7fd0da40SYinghai Lu 	/*
128*7fd0da40SYinghai Lu 	 * only handle bus 0 ?
129*7fd0da40SYinghai Lu 	 * need to skip it
130*7fd0da40SYinghai Lu 	 */
131*7fd0da40SYinghai Lu 	if (!busnbits)
132*7fd0da40SYinghai Lu 		return NULL;
133*7fd0da40SYinghai Lu 
134*7fd0da40SYinghai Lu 	if (busnbits > 8) {
135*7fd0da40SYinghai Lu 		segnbits = busnbits - 8;
136*7fd0da40SYinghai Lu 		busnbits = 8;
137*7fd0da40SYinghai Lu 	}
138*7fd0da40SYinghai Lu 
139*7fd0da40SYinghai Lu 	pci_mmcfg_config_num = (1 << segnbits);
140*7fd0da40SYinghai Lu 	pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]) *
141*7fd0da40SYinghai Lu 				   pci_mmcfg_config_num, GFP_KERNEL);
142*7fd0da40SYinghai Lu 	if (!pci_mmcfg_config)
143*7fd0da40SYinghai Lu 		return NULL;
144*7fd0da40SYinghai Lu 
145*7fd0da40SYinghai Lu 	for (i = 0; i < (1 << segnbits); i++) {
146*7fd0da40SYinghai Lu 		pci_mmcfg_config[i].address = base + (1<<28) * i;
147*7fd0da40SYinghai Lu 		pci_mmcfg_config[i].pci_segment = i;
148*7fd0da40SYinghai Lu 		pci_mmcfg_config[i].start_bus_number = 0;
149*7fd0da40SYinghai Lu 		pci_mmcfg_config[i].end_bus_number = (1 << busnbits) - 1;
150*7fd0da40SYinghai Lu 	}
151*7fd0da40SYinghai Lu 
152*7fd0da40SYinghai Lu 	return "AMD Family 10h NB";
153*7fd0da40SYinghai Lu }
154*7fd0da40SYinghai Lu 
155fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
156*7fd0da40SYinghai Lu 	u32 bus;
157*7fd0da40SYinghai Lu 	u32 devfn;
158fb9aa6f1SThomas Gleixner 	u32 vendor;
159fb9aa6f1SThomas Gleixner 	u32 device;
160fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
161fb9aa6f1SThomas Gleixner };
162fb9aa6f1SThomas Gleixner 
163fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
164*7fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
165*7fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
166*7fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
167*7fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
168*7fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
169*7fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
170*7fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
171*7fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
172fb9aa6f1SThomas Gleixner };
173fb9aa6f1SThomas Gleixner 
174fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
175fb9aa6f1SThomas Gleixner {
176fb9aa6f1SThomas Gleixner 	u32 l;
177*7fd0da40SYinghai Lu 	u32 bus, devfn;
178fb9aa6f1SThomas Gleixner 	u16 vendor, device;
179fb9aa6f1SThomas Gleixner 	int i;
180fb9aa6f1SThomas Gleixner 	const char *name;
181fb9aa6f1SThomas Gleixner 
182fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
183fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
184fb9aa6f1SThomas Gleixner 	name = NULL;
185fb9aa6f1SThomas Gleixner 
186fb9aa6f1SThomas Gleixner 	for (i = 0; !name && i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
187*7fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
188*7fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
189*7fd0da40SYinghai Lu 		pci_direct_conf1.read(0, bus, devfn, 0, 4, &l);
190*7fd0da40SYinghai Lu 		vendor = l & 0xffff;
191*7fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
192*7fd0da40SYinghai Lu 
193fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
194fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
195fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
196fb9aa6f1SThomas Gleixner 	}
197fb9aa6f1SThomas Gleixner 
198fb9aa6f1SThomas Gleixner 	if (name) {
199fb9aa6f1SThomas Gleixner 		printk(KERN_INFO "PCI: Found %s %s MMCONFIG support.\n",
200fb9aa6f1SThomas Gleixner 		       name, pci_mmcfg_config_num ? "with" : "without");
201fb9aa6f1SThomas Gleixner 	}
202fb9aa6f1SThomas Gleixner 
203fb9aa6f1SThomas Gleixner 	return name != NULL;
204fb9aa6f1SThomas Gleixner }
205fb9aa6f1SThomas Gleixner 
206fb9aa6f1SThomas Gleixner static void __init pci_mmcfg_insert_resources(unsigned long resource_flags)
207fb9aa6f1SThomas Gleixner {
208fb9aa6f1SThomas Gleixner #define PCI_MMCFG_RESOURCE_NAME_LEN 19
209fb9aa6f1SThomas Gleixner 	int i;
210fb9aa6f1SThomas Gleixner 	struct resource *res;
211fb9aa6f1SThomas Gleixner 	char *names;
212fb9aa6f1SThomas Gleixner 	unsigned num_buses;
213fb9aa6f1SThomas Gleixner 
214fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
215fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
216fb9aa6f1SThomas Gleixner 	if (!res) {
217fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
218fb9aa6f1SThomas Gleixner 		return;
219fb9aa6f1SThomas Gleixner 	}
220fb9aa6f1SThomas Gleixner 
221fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
222fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
223fb9aa6f1SThomas Gleixner 		struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i];
224fb9aa6f1SThomas Gleixner 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
225fb9aa6f1SThomas Gleixner 		res->name = names;
226fb9aa6f1SThomas Gleixner 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN, "PCI MMCONFIG %u",
227fb9aa6f1SThomas Gleixner 			 cfg->pci_segment);
228fb9aa6f1SThomas Gleixner 		res->start = cfg->address;
229fb9aa6f1SThomas Gleixner 		res->end = res->start + (num_buses << 20) - 1;
230fb9aa6f1SThomas Gleixner 		res->flags = IORESOURCE_MEM | resource_flags;
231fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
232fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
233fb9aa6f1SThomas Gleixner 	}
234fb9aa6f1SThomas Gleixner 
235fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
236fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
237fb9aa6f1SThomas Gleixner }
238fb9aa6f1SThomas Gleixner 
2397752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
2407752d5cfSRobert Hancock 					      void *data)
2417752d5cfSRobert Hancock {
2427752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
2437752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
2447752d5cfSRobert Hancock 	acpi_status status;
2457752d5cfSRobert Hancock 
2467752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
2477752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
2487752d5cfSRobert Hancock 			&res->data.fixed_memory32;
2497752d5cfSRobert Hancock 		if (!fixmem32)
2507752d5cfSRobert Hancock 			return AE_OK;
2517752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
2527752d5cfSRobert Hancock 		    (mcfg_res->end < (fixmem32->address +
2537752d5cfSRobert Hancock 				      fixmem32->address_length))) {
2547752d5cfSRobert Hancock 			mcfg_res->flags = 1;
2557752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
2567752d5cfSRobert Hancock 		}
2577752d5cfSRobert Hancock 	}
2587752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
2597752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
2607752d5cfSRobert Hancock 		return AE_OK;
2617752d5cfSRobert Hancock 
2627752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
2637752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
2647752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
2657752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
2667752d5cfSRobert Hancock 		return AE_OK;
2677752d5cfSRobert Hancock 
2687752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
2697752d5cfSRobert Hancock 	    (mcfg_res->end < (address.minimum + address.address_length))) {
2707752d5cfSRobert Hancock 		mcfg_res->flags = 1;
2717752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
2727752d5cfSRobert Hancock 	}
2737752d5cfSRobert Hancock 	return AE_OK;
2747752d5cfSRobert Hancock }
2757752d5cfSRobert Hancock 
2767752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
2777752d5cfSRobert Hancock 		void *context, void **rv)
2787752d5cfSRobert Hancock {
2797752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
2807752d5cfSRobert Hancock 
2817752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
2827752d5cfSRobert Hancock 			    check_mcfg_resource, context);
2837752d5cfSRobert Hancock 
2847752d5cfSRobert Hancock 	if (mcfg_res->flags)
2857752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
2867752d5cfSRobert Hancock 
2877752d5cfSRobert Hancock 	return AE_OK;
2887752d5cfSRobert Hancock }
2897752d5cfSRobert Hancock 
2907752d5cfSRobert Hancock static int __init is_acpi_reserved(unsigned long start, unsigned long end)
2917752d5cfSRobert Hancock {
2927752d5cfSRobert Hancock 	struct resource mcfg_res;
2937752d5cfSRobert Hancock 
2947752d5cfSRobert Hancock 	mcfg_res.start = start;
2957752d5cfSRobert Hancock 	mcfg_res.end = end;
2967752d5cfSRobert Hancock 	mcfg_res.flags = 0;
2977752d5cfSRobert Hancock 
2987752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
2997752d5cfSRobert Hancock 
3007752d5cfSRobert Hancock 	if (!mcfg_res.flags)
3017752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
3027752d5cfSRobert Hancock 				 NULL);
3037752d5cfSRobert Hancock 
3047752d5cfSRobert Hancock 	return mcfg_res.flags;
3057752d5cfSRobert Hancock }
3067752d5cfSRobert Hancock 
30705c58b8aSYinghai Lu static void __init pci_mmcfg_reject_broken(int type, int early)
308fb9aa6f1SThomas Gleixner {
309fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
3107752d5cfSRobert Hancock 	int i;
311fb9aa6f1SThomas Gleixner 
312fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
313fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
314fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
315fb9aa6f1SThomas Gleixner 		return;
316fb9aa6f1SThomas Gleixner 
317fb9aa6f1SThomas Gleixner 	cfg = &pci_mmcfg_config[0];
318fb9aa6f1SThomas Gleixner 
319fb9aa6f1SThomas Gleixner 	/*
320fb9aa6f1SThomas Gleixner 	 * Handle more broken MCFG tables on Asus etc.
321fb9aa6f1SThomas Gleixner 	 * They only contain a single entry for bus 0-0.
322fb9aa6f1SThomas Gleixner 	 */
323fb9aa6f1SThomas Gleixner 	if (pci_mmcfg_config_num == 1 &&
324fb9aa6f1SThomas Gleixner 	    cfg->pci_segment == 0 &&
325fb9aa6f1SThomas Gleixner 	    (cfg->start_bus_number | cfg->end_bus_number) == 0) {
326fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: start and end of bus number is 0. "
327fb9aa6f1SThomas Gleixner 		       "Rejected as broken MCFG.\n");
328fb9aa6f1SThomas Gleixner 		goto reject;
329fb9aa6f1SThomas Gleixner 	}
330fb9aa6f1SThomas Gleixner 
3317752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
33205c58b8aSYinghai Lu 		int valid = 0;
3337752d5cfSRobert Hancock 		u32 size = (cfg->end_bus_number + 1) << 20;
3347752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
33505c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
3367752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
3377752d5cfSRobert Hancock 		       i, (unsigned long)cfg->address, cfg->pci_segment,
3387752d5cfSRobert Hancock 		       (unsigned int)cfg->start_bus_number,
3397752d5cfSRobert Hancock 		       (unsigned int)cfg->end_bus_number);
34005c58b8aSYinghai Lu 
34105c58b8aSYinghai Lu 		if (!early &&
34205c58b8aSYinghai Lu 		    is_acpi_reserved(cfg->address, cfg->address + size - 1)) {
3437752d5cfSRobert Hancock 			printk(KERN_NOTICE "PCI: MCFG area at %Lx reserved "
3447752d5cfSRobert Hancock 			       "in ACPI motherboard resources\n",
3457752d5cfSRobert Hancock 			       cfg->address);
34605c58b8aSYinghai Lu 			valid = 1;
34705c58b8aSYinghai Lu 		}
34805c58b8aSYinghai Lu 
34905c58b8aSYinghai Lu 		if (valid)
35005c58b8aSYinghai Lu 			continue;
35105c58b8aSYinghai Lu 
35205c58b8aSYinghai Lu 		if (!early)
353fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
3547752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
3557752d5cfSRobert Hancock 			       cfg->address);
3567752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
3577752d5cfSRobert Hancock 		   type 1 is available. */
35805c58b8aSYinghai Lu 		if (type == 1 && e820_all_mapped(cfg->address,
3597752d5cfSRobert Hancock 						  cfg->address + size - 1,
36005c58b8aSYinghai Lu 						  E820_RESERVED)) {
3617752d5cfSRobert Hancock 			printk(KERN_NOTICE
36205c58b8aSYinghai Lu 			       "PCI: MCFG area at %Lx reserved in E820\n",
3637752d5cfSRobert Hancock 			       cfg->address);
36405c58b8aSYinghai Lu 			valid = 1;
365fb9aa6f1SThomas Gleixner 		}
36605c58b8aSYinghai Lu 
36705c58b8aSYinghai Lu 		if (!valid)
36805c58b8aSYinghai Lu 			goto reject;
3697752d5cfSRobert Hancock 	}
3707752d5cfSRobert Hancock 
371fb9aa6f1SThomas Gleixner 	return;
372fb9aa6f1SThomas Gleixner 
373fb9aa6f1SThomas Gleixner reject:
374fb9aa6f1SThomas Gleixner 	printk(KERN_ERR "PCI: Not using MMCONFIG.\n");
3750b64ad71SYinghai Lu 	pci_mmcfg_arch_free();
376fb9aa6f1SThomas Gleixner 	kfree(pci_mmcfg_config);
377fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
378fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
379fb9aa6f1SThomas Gleixner }
380fb9aa6f1SThomas Gleixner 
38105c58b8aSYinghai Lu static int __initdata known_bridge;
38205c58b8aSYinghai Lu 
38305c58b8aSYinghai Lu void __init __pci_mmcfg_init(int type, int early)
384fb9aa6f1SThomas Gleixner {
3857752d5cfSRobert Hancock 	/* MMCONFIG disabled */
3867752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
3877752d5cfSRobert Hancock 		return;
3887752d5cfSRobert Hancock 
3897752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
39005c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
3917752d5cfSRobert Hancock 		return;
3927752d5cfSRobert Hancock 
39305c58b8aSYinghai Lu 	/* for late to exit */
39405c58b8aSYinghai Lu 	if (known_bridge)
39505c58b8aSYinghai Lu 		return;
3967752d5cfSRobert Hancock 
39705c58b8aSYinghai Lu 	if (early && type == 1) {
39805c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
39905c58b8aSYinghai Lu 			known_bridge = 1;
40005c58b8aSYinghai Lu 	}
40105c58b8aSYinghai Lu 
40205c58b8aSYinghai Lu 	if (!known_bridge) {
40305c58b8aSYinghai Lu 		acpi_table_parse(ACPI_SIG_MCFG, acpi_parse_mcfg);
40405c58b8aSYinghai Lu 		pci_mmcfg_reject_broken(type, early);
40505c58b8aSYinghai Lu 	}
4067752d5cfSRobert Hancock 
407fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
408fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
409fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
410fb9aa6f1SThomas Gleixner 		return;
411fb9aa6f1SThomas Gleixner 
412fb9aa6f1SThomas Gleixner 	if (pci_mmcfg_arch_init()) {
413fb9aa6f1SThomas Gleixner 		if (known_bridge)
414fb9aa6f1SThomas Gleixner 			pci_mmcfg_insert_resources(IORESOURCE_BUSY);
415fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
416fb9aa6f1SThomas Gleixner 	} else {
417fb9aa6f1SThomas Gleixner 		/*
418fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
419fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
420fb9aa6f1SThomas Gleixner 		 */
421fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
422fb9aa6f1SThomas Gleixner 	}
423fb9aa6f1SThomas Gleixner }
424fb9aa6f1SThomas Gleixner 
42505c58b8aSYinghai Lu void __init pci_mmcfg_early_init(int type)
42605c58b8aSYinghai Lu {
42705c58b8aSYinghai Lu 	__pci_mmcfg_init(type, 1);
42805c58b8aSYinghai Lu }
42905c58b8aSYinghai Lu 
43005c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
43105c58b8aSYinghai Lu {
43205c58b8aSYinghai Lu 	int type = 0;
43305c58b8aSYinghai Lu 
43405c58b8aSYinghai Lu 	if (pci_probe & PCI_PROBE_CONF1)
43505c58b8aSYinghai Lu 		type = 1;
43605c58b8aSYinghai Lu 
43705c58b8aSYinghai Lu 	__pci_mmcfg_init(type, 0);
43805c58b8aSYinghai Lu }
43905c58b8aSYinghai Lu 
440fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
441fb9aa6f1SThomas Gleixner {
442fb9aa6f1SThomas Gleixner 	/*
443fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
444fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
445fb9aa6f1SThomas Gleixner 	 */
446fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
447fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
448fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config_num == 0) ||
449fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
450fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
451fb9aa6f1SThomas Gleixner 		return 1;
452fb9aa6f1SThomas Gleixner 
453fb9aa6f1SThomas Gleixner 	/*
454fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
455fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
456fb9aa6f1SThomas Gleixner 	 * called.
457fb9aa6f1SThomas Gleixner 	 */
458fb9aa6f1SThomas Gleixner 	pci_mmcfg_insert_resources(0);
459fb9aa6f1SThomas Gleixner 
460fb9aa6f1SThomas Gleixner 	return 0;
461fb9aa6f1SThomas Gleixner }
462fb9aa6f1SThomas Gleixner 
463fb9aa6f1SThomas Gleixner /*
464fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
465fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
466fb9aa6f1SThomas Gleixner  * with other system resources.
467fb9aa6f1SThomas Gleixner  */
468fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
469