1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 19068258bcSYinghai Lu #include <linux/sort.h> 20fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 225f0db7a2SFeng Tang #include <asm/acpi.h> 23fb9aa6f1SThomas Gleixner 24f4a2d584SLen Brown #define PREFIX "PCI: " 25a192a958SLen Brown 26fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 27fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 28fb9aa6f1SThomas Gleixner 29*7da7d360SBjorn Helgaas static __init void free_all_mmcfg(void) 30*7da7d360SBjorn Helgaas { 31*7da7d360SBjorn Helgaas pci_mmcfg_arch_free(); 32*7da7d360SBjorn Helgaas pci_mmcfg_config_num = 0; 33*7da7d360SBjorn Helgaas kfree(pci_mmcfg_config); 34*7da7d360SBjorn Helgaas pci_mmcfg_config = NULL; 35*7da7d360SBjorn Helgaas } 36*7da7d360SBjorn Helgaas 37*7da7d360SBjorn Helgaas static __init struct acpi_mcfg_allocation *pci_mmconfig_add(int segment, 38*7da7d360SBjorn Helgaas int start, int end, u64 addr) 39068258bcSYinghai Lu { 40068258bcSYinghai Lu struct acpi_mcfg_allocation *new; 41*7da7d360SBjorn Helgaas int new_num = pci_mmcfg_config_num + 1; 42*7da7d360SBjorn Helgaas int i = pci_mmcfg_config_num; 43068258bcSYinghai Lu 44068258bcSYinghai Lu new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL); 45068258bcSYinghai Lu if (!new) 46*7da7d360SBjorn Helgaas return NULL; 47068258bcSYinghai Lu 48068258bcSYinghai Lu if (pci_mmcfg_config) { 49068258bcSYinghai Lu memcpy(new, pci_mmcfg_config, 50068258bcSYinghai Lu sizeof(pci_mmcfg_config[0]) * new_num); 51068258bcSYinghai Lu kfree(pci_mmcfg_config); 52068258bcSYinghai Lu } 53068258bcSYinghai Lu pci_mmcfg_config = new; 54068258bcSYinghai Lu 55068258bcSYinghai Lu pci_mmcfg_config_num++; 56068258bcSYinghai Lu pci_mmcfg_config[i].address = addr; 57068258bcSYinghai Lu pci_mmcfg_config[i].pci_segment = segment; 58068258bcSYinghai Lu pci_mmcfg_config[i].start_bus_number = start; 59068258bcSYinghai Lu pci_mmcfg_config[i].end_bus_number = end; 60*7da7d360SBjorn Helgaas 61*7da7d360SBjorn Helgaas return &pci_mmcfg_config[i]; 62068258bcSYinghai Lu } 63068258bcSYinghai Lu 64fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 65fb9aa6f1SThomas Gleixner { 66fb9aa6f1SThomas Gleixner u32 win; 67bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 68fb9aa6f1SThomas Gleixner 69fb9aa6f1SThomas Gleixner win = win & 0xf000; 70fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 71fb9aa6f1SThomas Gleixner return NULL; 72068258bcSYinghai Lu 73*7da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 74068258bcSYinghai Lu return NULL; 75068258bcSYinghai Lu 76fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 77fb9aa6f1SThomas Gleixner } 78fb9aa6f1SThomas Gleixner 79fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 80fb9aa6f1SThomas Gleixner { 81fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 82fb9aa6f1SThomas Gleixner 83bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 84fb9aa6f1SThomas Gleixner 85fb9aa6f1SThomas Gleixner /* Enable bit */ 86fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 87068258bcSYinghai Lu return NULL; 88fb9aa6f1SThomas Gleixner 89fb9aa6f1SThomas Gleixner /* Size bits */ 90fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 91fb9aa6f1SThomas Gleixner case 0: 92fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 93fb9aa6f1SThomas Gleixner len = 0x10000000U; 94fb9aa6f1SThomas Gleixner break; 95fb9aa6f1SThomas Gleixner case 1: 96fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 97fb9aa6f1SThomas Gleixner len = 0x08000000U; 98fb9aa6f1SThomas Gleixner break; 99fb9aa6f1SThomas Gleixner case 2: 100fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 101fb9aa6f1SThomas Gleixner len = 0x04000000U; 102fb9aa6f1SThomas Gleixner break; 103fb9aa6f1SThomas Gleixner default: 104068258bcSYinghai Lu return NULL; 105fb9aa6f1SThomas Gleixner } 106fb9aa6f1SThomas Gleixner 107fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 108fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 109fb9aa6f1SThomas Gleixner 110fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 111068258bcSYinghai Lu return NULL; 112fb9aa6f1SThomas Gleixner 113fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 114fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 115fb9aa6f1SThomas Gleixner return NULL; 116068258bcSYinghai Lu 117*7da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 118068258bcSYinghai Lu return NULL; 119068258bcSYinghai Lu 120fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 121fb9aa6f1SThomas Gleixner } 122fb9aa6f1SThomas Gleixner 1237fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1247fd0da40SYinghai Lu { 1257fd0da40SYinghai Lu u32 low, high, address; 1267fd0da40SYinghai Lu u64 base, msr; 1277fd0da40SYinghai Lu int i; 128*7da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1297fd0da40SYinghai Lu 1305f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1315f0b2976SYinghai Lu return NULL; 1325f0b2976SYinghai Lu 1337fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1347fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1357fd0da40SYinghai Lu return NULL; 1367fd0da40SYinghai Lu 1377fd0da40SYinghai Lu msr = high; 1387fd0da40SYinghai Lu msr <<= 32; 1397fd0da40SYinghai Lu msr |= low; 1407fd0da40SYinghai Lu 1417fd0da40SYinghai Lu /* mmconfig is not enable */ 1427fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 1437fd0da40SYinghai Lu return NULL; 1447fd0da40SYinghai Lu 1457fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 1467fd0da40SYinghai Lu 1477fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 1487fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 1497fd0da40SYinghai Lu 1507fd0da40SYinghai Lu /* 1517fd0da40SYinghai Lu * only handle bus 0 ? 1527fd0da40SYinghai Lu * need to skip it 1537fd0da40SYinghai Lu */ 1547fd0da40SYinghai Lu if (!busnbits) 1557fd0da40SYinghai Lu return NULL; 1567fd0da40SYinghai Lu 1577fd0da40SYinghai Lu if (busnbits > 8) { 1587fd0da40SYinghai Lu segnbits = busnbits - 8; 1597fd0da40SYinghai Lu busnbits = 8; 1607fd0da40SYinghai Lu } 1617fd0da40SYinghai Lu 162*7da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 163068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 164*7da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 165*7da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 166*7da7d360SBjorn Helgaas free_all_mmcfg(); 167*7da7d360SBjorn Helgaas return NULL; 168*7da7d360SBjorn Helgaas } 1697fd0da40SYinghai Lu 1707fd0da40SYinghai Lu return "AMD Family 10h NB"; 1717fd0da40SYinghai Lu } 1727fd0da40SYinghai Lu 1735546d6f5SEd Swierk static bool __initdata mcp55_checked; 1745546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 1755546d6f5SEd Swierk { 1765546d6f5SEd Swierk int bus; 1775546d6f5SEd Swierk int mcp55_mmconf_found = 0; 1785546d6f5SEd Swierk 1795546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 1805546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 1815546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 1825546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 1835546d6f5SEd Swierk static const int extcfg_start_shift = 16; 1845546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 1855546d6f5SEd Swierk static const int extcfg_size_shift = 28; 1865546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 1875546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 1885546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 1895546d6f5SEd Swierk 1905546d6f5SEd Swierk /* 1915546d6f5SEd Swierk * do check if amd fam10h already took over 1925546d6f5SEd Swierk */ 1935546d6f5SEd Swierk if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked) 1945546d6f5SEd Swierk return NULL; 1955546d6f5SEd Swierk 1965546d6f5SEd Swierk mcp55_checked = true; 1975546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 1985546d6f5SEd Swierk u64 base; 1995546d6f5SEd Swierk u32 l, extcfg; 2005546d6f5SEd Swierk u16 vendor, device; 2015546d6f5SEd Swierk int start, size_index, end; 2025546d6f5SEd Swierk 2035546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2045546d6f5SEd Swierk vendor = l & 0xffff; 2055546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2065546d6f5SEd Swierk 2075546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2085546d6f5SEd Swierk continue; 2095546d6f5SEd Swierk 2105546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2115546d6f5SEd Swierk extcfg_regsize, &extcfg); 2125546d6f5SEd Swierk 2135546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2145546d6f5SEd Swierk continue; 2155546d6f5SEd Swierk 2165546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2175546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2185546d6f5SEd Swierk /* base could > 4G */ 2195546d6f5SEd Swierk base <<= extcfg_base_lshift; 2205546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2215546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 222*7da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 223*7da7d360SBjorn Helgaas continue; 2245546d6f5SEd Swierk mcp55_mmconf_found++; 2255546d6f5SEd Swierk } 2265546d6f5SEd Swierk 2275546d6f5SEd Swierk if (!mcp55_mmconf_found) 2285546d6f5SEd Swierk return NULL; 2295546d6f5SEd Swierk 2305546d6f5SEd Swierk return "nVidia MCP55"; 2315546d6f5SEd Swierk } 2325546d6f5SEd Swierk 233fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2347fd0da40SYinghai Lu u32 bus; 2357fd0da40SYinghai Lu u32 devfn; 236fb9aa6f1SThomas Gleixner u32 vendor; 237fb9aa6f1SThomas Gleixner u32 device; 238fb9aa6f1SThomas Gleixner const char *(*probe)(void); 239fb9aa6f1SThomas Gleixner }; 240fb9aa6f1SThomas Gleixner 241fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 2427fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2437fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 2447fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2457fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 2467fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 2477fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2487fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 2497fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2505546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 2515546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 252fb9aa6f1SThomas Gleixner }; 253fb9aa6f1SThomas Gleixner 254068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2) 255068258bcSYinghai Lu { 256068258bcSYinghai Lu const typeof(pci_mmcfg_config[0]) *m1 = x1; 257068258bcSYinghai Lu const typeof(pci_mmcfg_config[0]) *m2 = x2; 258068258bcSYinghai Lu int start1, start2; 259068258bcSYinghai Lu 260068258bcSYinghai Lu start1 = m1->start_bus_number; 261068258bcSYinghai Lu start2 = m2->start_bus_number; 262068258bcSYinghai Lu 263068258bcSYinghai Lu return start1 - start2; 264068258bcSYinghai Lu } 265068258bcSYinghai Lu 266068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 267068258bcSYinghai Lu { 268068258bcSYinghai Lu int i; 269068258bcSYinghai Lu typeof(pci_mmcfg_config[0]) *cfg, *cfgx; 270068258bcSYinghai Lu 271068258bcSYinghai Lu /* sort them at first */ 272068258bcSYinghai Lu sort(pci_mmcfg_config, pci_mmcfg_config_num, 273068258bcSYinghai Lu sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL); 274068258bcSYinghai Lu 275068258bcSYinghai Lu /* last one*/ 276068258bcSYinghai Lu if (pci_mmcfg_config_num > 0) { 277068258bcSYinghai Lu i = pci_mmcfg_config_num - 1; 278068258bcSYinghai Lu cfg = &pci_mmcfg_config[i]; 279068258bcSYinghai Lu if (cfg->end_bus_number < cfg->start_bus_number) 280068258bcSYinghai Lu cfg->end_bus_number = 255; 281068258bcSYinghai Lu } 282068258bcSYinghai Lu 283068258bcSYinghai Lu /* don't overlap please */ 284068258bcSYinghai Lu for (i = 0; i < pci_mmcfg_config_num - 1; i++) { 285068258bcSYinghai Lu cfg = &pci_mmcfg_config[i]; 286068258bcSYinghai Lu cfgx = &pci_mmcfg_config[i+1]; 287068258bcSYinghai Lu 288068258bcSYinghai Lu if (cfg->end_bus_number < cfg->start_bus_number) 289068258bcSYinghai Lu cfg->end_bus_number = 255; 290068258bcSYinghai Lu 291068258bcSYinghai Lu if (cfg->end_bus_number >= cfgx->start_bus_number) 292068258bcSYinghai Lu cfg->end_bus_number = cfgx->start_bus_number - 1; 293068258bcSYinghai Lu } 294068258bcSYinghai Lu } 295068258bcSYinghai Lu 296fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 297fb9aa6f1SThomas Gleixner { 298fb9aa6f1SThomas Gleixner u32 l; 2997fd0da40SYinghai Lu u32 bus, devfn; 300fb9aa6f1SThomas Gleixner u16 vendor, device; 301fb9aa6f1SThomas Gleixner int i; 302fb9aa6f1SThomas Gleixner const char *name; 303fb9aa6f1SThomas Gleixner 304bb63b421SYinghai Lu if (!raw_pci_ops) 305bb63b421SYinghai Lu return 0; 306bb63b421SYinghai Lu 307*7da7d360SBjorn Helgaas free_all_mmcfg(); 308fb9aa6f1SThomas Gleixner 309068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3107fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3117fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 312bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3137fd0da40SYinghai Lu vendor = l & 0xffff; 3147fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3157fd0da40SYinghai Lu 316068258bcSYinghai Lu name = NULL; 317fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 318fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 319fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 320068258bcSYinghai Lu 321068258bcSYinghai Lu if (name) 322068258bcSYinghai Lu printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n", 323068258bcSYinghai Lu name); 324fb9aa6f1SThomas Gleixner } 325fb9aa6f1SThomas Gleixner 326068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 327068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 328fb9aa6f1SThomas Gleixner 329068258bcSYinghai Lu return pci_mmcfg_config_num != 0; 330fb9aa6f1SThomas Gleixner } 331fb9aa6f1SThomas Gleixner 332ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 333fb9aa6f1SThomas Gleixner { 334068258bcSYinghai Lu #define PCI_MMCFG_RESOURCE_NAME_LEN 24 335fb9aa6f1SThomas Gleixner int i; 336fb9aa6f1SThomas Gleixner struct resource *res; 337fb9aa6f1SThomas Gleixner char *names; 338fb9aa6f1SThomas Gleixner unsigned num_buses; 339fb9aa6f1SThomas Gleixner 340fb9aa6f1SThomas Gleixner res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res), 341fb9aa6f1SThomas Gleixner pci_mmcfg_config_num, GFP_KERNEL); 342fb9aa6f1SThomas Gleixner if (!res) { 343fb9aa6f1SThomas Gleixner printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n"); 344fb9aa6f1SThomas Gleixner return; 345fb9aa6f1SThomas Gleixner } 346fb9aa6f1SThomas Gleixner 347fb9aa6f1SThomas Gleixner names = (void *)&res[pci_mmcfg_config_num]; 348fb9aa6f1SThomas Gleixner for (i = 0; i < pci_mmcfg_config_num; i++, res++) { 349fb9aa6f1SThomas Gleixner struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i]; 350fb9aa6f1SThomas Gleixner num_buses = cfg->end_bus_number - cfg->start_bus_number + 1; 351fb9aa6f1SThomas Gleixner res->name = names; 352068258bcSYinghai Lu snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN, 353068258bcSYinghai Lu "PCI MMCONFIG %u [%02x-%02x]", cfg->pci_segment, 354068258bcSYinghai Lu cfg->start_bus_number, cfg->end_bus_number); 355068258bcSYinghai Lu res->start = cfg->address + (cfg->start_bus_number << 20); 356fb9aa6f1SThomas Gleixner res->end = res->start + (num_buses << 20) - 1; 357ebd60cd6SYinghai Lu res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 358fb9aa6f1SThomas Gleixner insert_resource(&iomem_resource, res); 359fb9aa6f1SThomas Gleixner names += PCI_MMCFG_RESOURCE_NAME_LEN; 360fb9aa6f1SThomas Gleixner } 361fb9aa6f1SThomas Gleixner 362fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 363fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 364fb9aa6f1SThomas Gleixner } 365fb9aa6f1SThomas Gleixner 3667752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3677752d5cfSRobert Hancock void *data) 3687752d5cfSRobert Hancock { 3697752d5cfSRobert Hancock struct resource *mcfg_res = data; 3707752d5cfSRobert Hancock struct acpi_resource_address64 address; 3717752d5cfSRobert Hancock acpi_status status; 3727752d5cfSRobert Hancock 3737752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3747752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3757752d5cfSRobert Hancock &res->data.fixed_memory32; 3767752d5cfSRobert Hancock if (!fixmem32) 3777752d5cfSRobert Hancock return AE_OK; 3787752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 37975e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3807752d5cfSRobert Hancock fixmem32->address_length))) { 3817752d5cfSRobert Hancock mcfg_res->flags = 1; 3827752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3837752d5cfSRobert Hancock } 3847752d5cfSRobert Hancock } 3857752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3867752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3877752d5cfSRobert Hancock return AE_OK; 3887752d5cfSRobert Hancock 3897752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 3907752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 3917752d5cfSRobert Hancock (address.address_length <= 0) || 3927752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 3937752d5cfSRobert Hancock return AE_OK; 3947752d5cfSRobert Hancock 3957752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 39675e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 3977752d5cfSRobert Hancock mcfg_res->flags = 1; 3987752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3997752d5cfSRobert Hancock } 4007752d5cfSRobert Hancock return AE_OK; 4017752d5cfSRobert Hancock } 4027752d5cfSRobert Hancock 4037752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 4047752d5cfSRobert Hancock void *context, void **rv) 4057752d5cfSRobert Hancock { 4067752d5cfSRobert Hancock struct resource *mcfg_res = context; 4077752d5cfSRobert Hancock 4087752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4097752d5cfSRobert Hancock check_mcfg_resource, context); 4107752d5cfSRobert Hancock 4117752d5cfSRobert Hancock if (mcfg_res->flags) 4127752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4137752d5cfSRobert Hancock 4147752d5cfSRobert Hancock return AE_OK; 4157752d5cfSRobert Hancock } 4167752d5cfSRobert Hancock 417a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4187752d5cfSRobert Hancock { 4197752d5cfSRobert Hancock struct resource mcfg_res; 4207752d5cfSRobert Hancock 4217752d5cfSRobert Hancock mcfg_res.start = start; 42275e613cdSYinghai Lu mcfg_res.end = end - 1; 4237752d5cfSRobert Hancock mcfg_res.flags = 0; 4247752d5cfSRobert Hancock 4257752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4267752d5cfSRobert Hancock 4277752d5cfSRobert Hancock if (!mcfg_res.flags) 4287752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4297752d5cfSRobert Hancock NULL); 4307752d5cfSRobert Hancock 4317752d5cfSRobert Hancock return mcfg_res.flags; 4327752d5cfSRobert Hancock } 4337752d5cfSRobert Hancock 434a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 435a83fe32fSYinghai Lu 436a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 437a83fe32fSYinghai Lu u64 addr, u64 size, int i, 438a83fe32fSYinghai Lu typeof(pci_mmcfg_config[0]) *cfg, int with_e820) 439a83fe32fSYinghai Lu { 440a83fe32fSYinghai Lu u64 old_size = size; 441a83fe32fSYinghai Lu int valid = 0; 442a83fe32fSYinghai Lu 443044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 444a83fe32fSYinghai Lu size >>= 1; 445a83fe32fSYinghai Lu if (size < (16UL<<20)) 446a83fe32fSYinghai Lu break; 447a83fe32fSYinghai Lu } 448a83fe32fSYinghai Lu 449a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 450a83fe32fSYinghai Lu printk(KERN_NOTICE 451a83fe32fSYinghai Lu "PCI: MCFG area at %Lx reserved in %s\n", 452a83fe32fSYinghai Lu addr, with_e820?"E820":"ACPI motherboard resources"); 453a83fe32fSYinghai Lu valid = 1; 454a83fe32fSYinghai Lu 455a83fe32fSYinghai Lu if (old_size != size) { 456a83fe32fSYinghai Lu /* update end_bus_number */ 457a83fe32fSYinghai Lu cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1); 458a83fe32fSYinghai Lu printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx " 459a83fe32fSYinghai Lu "segment %hu buses %u - %u\n", 460a83fe32fSYinghai Lu i, (unsigned long)cfg->address, cfg->pci_segment, 461a83fe32fSYinghai Lu (unsigned int)cfg->start_bus_number, 462a83fe32fSYinghai Lu (unsigned int)cfg->end_bus_number); 463a83fe32fSYinghai Lu } 464a83fe32fSYinghai Lu } 465a83fe32fSYinghai Lu 466a83fe32fSYinghai Lu return valid; 467a83fe32fSYinghai Lu } 468a83fe32fSYinghai Lu 469bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early) 470fb9aa6f1SThomas Gleixner { 471fb9aa6f1SThomas Gleixner typeof(pci_mmcfg_config[0]) *cfg; 4727752d5cfSRobert Hancock int i; 473fb9aa6f1SThomas Gleixner 474fb9aa6f1SThomas Gleixner if ((pci_mmcfg_config_num == 0) || 475fb9aa6f1SThomas Gleixner (pci_mmcfg_config == NULL) || 476fb9aa6f1SThomas Gleixner (pci_mmcfg_config[0].address == 0)) 477fb9aa6f1SThomas Gleixner return; 478fb9aa6f1SThomas Gleixner 4797752d5cfSRobert Hancock for (i = 0; i < pci_mmcfg_config_num; i++) { 48005c58b8aSYinghai Lu int valid = 0; 481a83fe32fSYinghai Lu u64 addr, size; 482a83fe32fSYinghai Lu 4837752d5cfSRobert Hancock cfg = &pci_mmcfg_config[i]; 484a83fe32fSYinghai Lu addr = cfg->start_bus_number; 485a83fe32fSYinghai Lu addr <<= 20; 486a83fe32fSYinghai Lu addr += cfg->address; 487a83fe32fSYinghai Lu size = cfg->end_bus_number + 1 - cfg->start_bus_number; 488a83fe32fSYinghai Lu size <<= 20; 48905c58b8aSYinghai Lu printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx " 4907752d5cfSRobert Hancock "segment %hu buses %u - %u\n", 4917752d5cfSRobert Hancock i, (unsigned long)cfg->address, cfg->pci_segment, 4927752d5cfSRobert Hancock (unsigned int)cfg->start_bus_number, 4937752d5cfSRobert Hancock (unsigned int)cfg->end_bus_number); 49405c58b8aSYinghai Lu 4955f0db7a2SFeng Tang if (!early && !acpi_disabled) 496a83fe32fSYinghai Lu valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0); 49705c58b8aSYinghai Lu 49805c58b8aSYinghai Lu if (valid) 49905c58b8aSYinghai Lu continue; 50005c58b8aSYinghai Lu 50105c58b8aSYinghai Lu if (!early) 502fb9aa6f1SThomas Gleixner printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not" 5037752d5cfSRobert Hancock " reserved in ACPI motherboard resources\n", 5047752d5cfSRobert Hancock cfg->address); 505a83fe32fSYinghai Lu 5067752d5cfSRobert Hancock /* Don't try to do this check unless configuration 507bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 508a83fe32fSYinghai Lu if (raw_pci_ops) 509a83fe32fSYinghai Lu valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1); 51005c58b8aSYinghai Lu 51105c58b8aSYinghai Lu if (!valid) 51205c58b8aSYinghai Lu goto reject; 5137752d5cfSRobert Hancock } 5147752d5cfSRobert Hancock 515fb9aa6f1SThomas Gleixner return; 516fb9aa6f1SThomas Gleixner 517fb9aa6f1SThomas Gleixner reject: 518ef310237SDave Jones printk(KERN_INFO "PCI: Not using MMCONFIG.\n"); 519*7da7d360SBjorn Helgaas free_all_mmcfg(); 520fb9aa6f1SThomas Gleixner } 521fb9aa6f1SThomas Gleixner 52205c58b8aSYinghai Lu static int __initdata known_bridge; 52305c58b8aSYinghai Lu 524c4bf2f37SLen Brown /* The physical address of the MMCONFIG aperture. Set from ACPI tables. */ 525c4bf2f37SLen Brown struct acpi_mcfg_allocation *pci_mmcfg_config; 526c4bf2f37SLen Brown int pci_mmcfg_config_num; 527c4bf2f37SLen Brown 5289a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5299a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 530c4bf2f37SLen Brown { 5319a08f7d3SBjorn Helgaas int year; 532c4bf2f37SLen Brown 5339a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 534c4bf2f37SLen Brown return 0; 5359a08f7d3SBjorn Helgaas 5369a08f7d3SBjorn Helgaas if (!strcmp(mcfg->header.oem_id, "SGI")) 5379a08f7d3SBjorn Helgaas return 0; 5389a08f7d3SBjorn Helgaas 5399a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5409a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5419a08f7d3SBjorn Helgaas year >= 2010) 5429a08f7d3SBjorn Helgaas return 0; 5439a08f7d3SBjorn Helgaas } 5449a08f7d3SBjorn Helgaas 5459a08f7d3SBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx " 5469a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5479a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5489a08f7d3SBjorn Helgaas return -EINVAL; 549c4bf2f37SLen Brown } 550c4bf2f37SLen Brown 551c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 552c4bf2f37SLen Brown { 553c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 554d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 555c4bf2f37SLen Brown unsigned long i; 556*7da7d360SBjorn Helgaas int entries; 557c4bf2f37SLen Brown 558c4bf2f37SLen Brown if (!header) 559c4bf2f37SLen Brown return -EINVAL; 560c4bf2f37SLen Brown 561c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 562c4bf2f37SLen Brown 563c4bf2f37SLen Brown /* how many config structures do we have */ 564*7da7d360SBjorn Helgaas free_all_mmcfg(); 565e823d6ffSBjorn Helgaas entries = 0; 566c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 567c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 568e823d6ffSBjorn Helgaas entries++; 569c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 570c4bf2f37SLen Brown }; 571e823d6ffSBjorn Helgaas if (entries == 0) { 572c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 573c4bf2f37SLen Brown return -ENODEV; 574c4bf2f37SLen Brown } 575c4bf2f37SLen Brown 576d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 577e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 578d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 579d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 580*7da7d360SBjorn Helgaas free_all_mmcfg(); 581c4bf2f37SLen Brown return -ENODEV; 582c4bf2f37SLen Brown } 583*7da7d360SBjorn Helgaas 584*7da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 585*7da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 586*7da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 587*7da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 588*7da7d360SBjorn Helgaas free_all_mmcfg(); 589*7da7d360SBjorn Helgaas return -ENOMEM; 590*7da7d360SBjorn Helgaas } 591c4bf2f37SLen Brown } 592c4bf2f37SLen Brown 593c4bf2f37SLen Brown return 0; 594c4bf2f37SLen Brown } 595c4bf2f37SLen Brown 596968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 597fb9aa6f1SThomas Gleixner { 5987752d5cfSRobert Hancock /* MMCONFIG disabled */ 5997752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 6007752d5cfSRobert Hancock return; 6017752d5cfSRobert Hancock 6027752d5cfSRobert Hancock /* MMCONFIG already enabled */ 60305c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 6047752d5cfSRobert Hancock return; 6057752d5cfSRobert Hancock 60605c58b8aSYinghai Lu /* for late to exit */ 60705c58b8aSYinghai Lu if (known_bridge) 60805c58b8aSYinghai Lu return; 6097752d5cfSRobert Hancock 610bb63b421SYinghai Lu if (early) { 61105c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 61205c58b8aSYinghai Lu known_bridge = 1; 61305c58b8aSYinghai Lu } 61405c58b8aSYinghai Lu 615068258bcSYinghai Lu if (!known_bridge) 6165f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 617068258bcSYinghai Lu 618bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6197752d5cfSRobert Hancock 620fb9aa6f1SThomas Gleixner if ((pci_mmcfg_config_num == 0) || 621fb9aa6f1SThomas Gleixner (pci_mmcfg_config == NULL) || 622fb9aa6f1SThomas Gleixner (pci_mmcfg_config[0].address == 0)) 623fb9aa6f1SThomas Gleixner return; 624fb9aa6f1SThomas Gleixner 625ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 626fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 627ebd60cd6SYinghai Lu else { 628fb9aa6f1SThomas Gleixner /* 629fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 630fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 631fb9aa6f1SThomas Gleixner */ 632fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 633fb9aa6f1SThomas Gleixner } 634fb9aa6f1SThomas Gleixner } 635fb9aa6f1SThomas Gleixner 636bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 63705c58b8aSYinghai Lu { 638bb63b421SYinghai Lu __pci_mmcfg_init(1); 63905c58b8aSYinghai Lu } 64005c58b8aSYinghai Lu 64105c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 64205c58b8aSYinghai Lu { 643bb63b421SYinghai Lu __pci_mmcfg_init(0); 64405c58b8aSYinghai Lu } 64505c58b8aSYinghai Lu 646fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 647fb9aa6f1SThomas Gleixner { 648fb9aa6f1SThomas Gleixner /* 649fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 650fb9aa6f1SThomas Gleixner * don't insert the resources. 651fb9aa6f1SThomas Gleixner */ 652fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 653fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 654fb9aa6f1SThomas Gleixner (pci_mmcfg_config_num == 0) || 655fb9aa6f1SThomas Gleixner (pci_mmcfg_config == NULL) || 656fb9aa6f1SThomas Gleixner (pci_mmcfg_config[0].address == 0)) 657fb9aa6f1SThomas Gleixner return 1; 658fb9aa6f1SThomas Gleixner 659fb9aa6f1SThomas Gleixner /* 660fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 661fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 662fb9aa6f1SThomas Gleixner * called. 663fb9aa6f1SThomas Gleixner */ 664ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 665fb9aa6f1SThomas Gleixner 666fb9aa6f1SThomas Gleixner return 0; 667fb9aa6f1SThomas Gleixner } 668fb9aa6f1SThomas Gleixner 669fb9aa6f1SThomas Gleixner /* 670fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 671fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 672fb9aa6f1SThomas Gleixner * with other system resources. 673fb9aa6f1SThomas Gleixner */ 674fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 675