1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2fb9aa6f1SThomas Gleixner /* 3fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 4fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 5fb9aa6f1SThomas Gleixner * 6fb9aa6f1SThomas Gleixner * This code does: 7fb9aa6f1SThomas Gleixner * - known chipset handling 8fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 9fb9aa6f1SThomas Gleixner * 10fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 11fb9aa6f1SThomas Gleixner * themselves. 12fb9aa6f1SThomas Gleixner */ 13fb9aa6f1SThomas Gleixner 14fb9aa6f1SThomas Gleixner #include <linux/pci.h> 15fb9aa6f1SThomas Gleixner #include <linux/init.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 195a0e3ad6STejun Heo #include <linux/slab.h> 20376f70acSJiang Liu #include <linux/mutex.h> 21376f70acSJiang Liu #include <linux/rculist.h> 2266441bd3SIngo Molnar #include <asm/e820/api.h> 2382487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 245f0db7a2SFeng Tang #include <asm/acpi.h> 25fb9aa6f1SThomas Gleixner 26f4a2d584SLen Brown #define PREFIX "PCI: " 27a192a958SLen Brown 28fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 2995c5e92fSJiang Liu static bool pci_mmcfg_running_state; 309c95111bSJiang Liu static bool pci_mmcfg_arch_init_failed; 31376f70acSJiang Liu static DEFINE_MUTEX(pci_mmcfg_lock); 32fb9aa6f1SThomas Gleixner 33ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 34ff097dddSBjorn Helgaas 3564474b52SMathias Krause static void __init pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 367da7d360SBjorn Helgaas { 3756ddf4d3SBjorn Helgaas if (cfg->res.parent) 3856ddf4d3SBjorn Helgaas release_resource(&cfg->res); 39ff097dddSBjorn Helgaas list_del(&cfg->list); 40ff097dddSBjorn Helgaas kfree(cfg); 4156ddf4d3SBjorn Helgaas } 42ba2afbabSBjorn Helgaas 4364474b52SMathias Krause static void __init free_all_mmcfg(void) 44ba2afbabSBjorn Helgaas { 45ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 46ba2afbabSBjorn Helgaas 47ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 48ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 49ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 50ff097dddSBjorn Helgaas } 51ff097dddSBjorn Helgaas 52a18e3690SGreg Kroah-Hartman static void list_add_sorted(struct pci_mmcfg_region *new) 53ff097dddSBjorn Helgaas { 54ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 55ff097dddSBjorn Helgaas 56ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 57376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) { 58ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 59ff097dddSBjorn Helgaas (cfg->segment == new->segment && 60ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 61376f70acSJiang Liu list_add_tail_rcu(&new->list, &cfg->list); 62ff097dddSBjorn Helgaas return; 63ff097dddSBjorn Helgaas } 64ff097dddSBjorn Helgaas } 65376f70acSJiang Liu list_add_tail_rcu(&new->list, &pci_mmcfg_list); 667da7d360SBjorn Helgaas } 677da7d360SBjorn Helgaas 68a18e3690SGreg Kroah-Hartman static struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, int start, 69d215a9c8SBjorn Helgaas int end, u64 addr) 70068258bcSYinghai Lu { 71d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 7256ddf4d3SBjorn Helgaas struct resource *res; 73068258bcSYinghai Lu 74f7ca6984SBjorn Helgaas if (addr == 0) 75f7ca6984SBjorn Helgaas return NULL; 76f7ca6984SBjorn Helgaas 77ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 78068258bcSYinghai Lu if (!new) 797da7d360SBjorn Helgaas return NULL; 80068258bcSYinghai Lu 8195cf1cf0SBjorn Helgaas new->address = addr; 8295cf1cf0SBjorn Helgaas new->segment = segment; 8395cf1cf0SBjorn Helgaas new->start_bus = start; 8495cf1cf0SBjorn Helgaas new->end_bus = end; 857da7d360SBjorn Helgaas 8656ddf4d3SBjorn Helgaas res = &new->res; 8756ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 881ca98fa6SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1; 8956ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 9056ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 9156ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9256ddf4d3SBjorn Helgaas res->name = new->name; 9356ddf4d3SBjorn Helgaas 94ff097dddSBjorn Helgaas return new; 95068258bcSYinghai Lu } 96068258bcSYinghai Lu 9764474b52SMathias Krause static struct pci_mmcfg_region *__init pci_mmconfig_add(int segment, int start, 98846e4023SJiang Liu int end, u64 addr) 99846e4023SJiang Liu { 100846e4023SJiang Liu struct pci_mmcfg_region *new; 101846e4023SJiang Liu 102846e4023SJiang Liu new = pci_mmconfig_alloc(segment, start, end, addr); 103376f70acSJiang Liu if (new) { 104376f70acSJiang Liu mutex_lock(&pci_mmcfg_lock); 105846e4023SJiang Liu list_add_sorted(new); 106376f70acSJiang Liu mutex_unlock(&pci_mmcfg_lock); 1079c95111bSJiang Liu 10824c97f04SJiang Liu pr_info(PREFIX 1099c95111bSJiang Liu "MMCONFIG for domain %04x [bus %02x-%02x] at %pR " 1109c95111bSJiang Liu "(base %#lx)\n", 1119c95111bSJiang Liu segment, start, end, &new->res, (unsigned long)addr); 112376f70acSJiang Liu } 113846e4023SJiang Liu 114846e4023SJiang Liu return new; 115846e4023SJiang Liu } 116846e4023SJiang Liu 117f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 118f6e1d8ccSBjorn Helgaas { 119f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 120f6e1d8ccSBjorn Helgaas 121376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 122f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 123f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 124f6e1d8ccSBjorn Helgaas return cfg; 125f6e1d8ccSBjorn Helgaas 126f6e1d8ccSBjorn Helgaas return NULL; 127f6e1d8ccSBjorn Helgaas } 128f6e1d8ccSBjorn Helgaas 12964474b52SMathias Krause static const char *__init pci_mmcfg_e7520(void) 130fb9aa6f1SThomas Gleixner { 131fb9aa6f1SThomas Gleixner u32 win; 132bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 133fb9aa6f1SThomas Gleixner 134fb9aa6f1SThomas Gleixner win = win & 0xf000; 135fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 136fb9aa6f1SThomas Gleixner return NULL; 137068258bcSYinghai Lu 1387da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 139068258bcSYinghai Lu return NULL; 140068258bcSYinghai Lu 141fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 142fb9aa6f1SThomas Gleixner } 143fb9aa6f1SThomas Gleixner 14464474b52SMathias Krause static const char *__init pci_mmcfg_intel_945(void) 145fb9aa6f1SThomas Gleixner { 146fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 147fb9aa6f1SThomas Gleixner 148bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 149fb9aa6f1SThomas Gleixner 150fb9aa6f1SThomas Gleixner /* Enable bit */ 151fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 152068258bcSYinghai Lu return NULL; 153fb9aa6f1SThomas Gleixner 154fb9aa6f1SThomas Gleixner /* Size bits */ 155fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 156fb9aa6f1SThomas Gleixner case 0: 157fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 158fb9aa6f1SThomas Gleixner len = 0x10000000U; 159fb9aa6f1SThomas Gleixner break; 160fb9aa6f1SThomas Gleixner case 1: 161fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 162fb9aa6f1SThomas Gleixner len = 0x08000000U; 163fb9aa6f1SThomas Gleixner break; 164fb9aa6f1SThomas Gleixner case 2: 165fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 166fb9aa6f1SThomas Gleixner len = 0x04000000U; 167fb9aa6f1SThomas Gleixner break; 168fb9aa6f1SThomas Gleixner default: 169068258bcSYinghai Lu return NULL; 170fb9aa6f1SThomas Gleixner } 171fb9aa6f1SThomas Gleixner 172fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 173fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 174fb9aa6f1SThomas Gleixner 175fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 176068258bcSYinghai Lu return NULL; 177fb9aa6f1SThomas Gleixner 178fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 179fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 180fb9aa6f1SThomas Gleixner return NULL; 181068258bcSYinghai Lu 1827da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 183068258bcSYinghai Lu return NULL; 184068258bcSYinghai Lu 185fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 186fb9aa6f1SThomas Gleixner } 187fb9aa6f1SThomas Gleixner 18864474b52SMathias Krause static const char *__init pci_mmcfg_amd_fam10h(void) 1897fd0da40SYinghai Lu { 1907fd0da40SYinghai Lu u32 low, high, address; 1917fd0da40SYinghai Lu u64 base, msr; 1927fd0da40SYinghai Lu int i; 1937da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1947fd0da40SYinghai Lu 1955f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1965f0b2976SYinghai Lu return NULL; 1975f0b2976SYinghai Lu 1987fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1997fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 2007fd0da40SYinghai Lu return NULL; 2017fd0da40SYinghai Lu 2027fd0da40SYinghai Lu msr = high; 2037fd0da40SYinghai Lu msr <<= 32; 2047fd0da40SYinghai Lu msr |= low; 2057fd0da40SYinghai Lu 2067fd0da40SYinghai Lu /* mmconfig is not enable */ 2077fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 2087fd0da40SYinghai Lu return NULL; 2097fd0da40SYinghai Lu 2107fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 2117fd0da40SYinghai Lu 2127fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 2137fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 2147fd0da40SYinghai Lu 2157fd0da40SYinghai Lu /* 2167fd0da40SYinghai Lu * only handle bus 0 ? 2177fd0da40SYinghai Lu * need to skip it 2187fd0da40SYinghai Lu */ 2197fd0da40SYinghai Lu if (!busnbits) 2207fd0da40SYinghai Lu return NULL; 2217fd0da40SYinghai Lu 2227fd0da40SYinghai Lu if (busnbits > 8) { 2237fd0da40SYinghai Lu segnbits = busnbits - 8; 2247fd0da40SYinghai Lu busnbits = 8; 2257fd0da40SYinghai Lu } 2267fd0da40SYinghai Lu 2277da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 228068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2297da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2307da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2317da7d360SBjorn Helgaas free_all_mmcfg(); 2327da7d360SBjorn Helgaas return NULL; 2337da7d360SBjorn Helgaas } 2347fd0da40SYinghai Lu 2357fd0da40SYinghai Lu return "AMD Family 10h NB"; 2367fd0da40SYinghai Lu } 2377fd0da40SYinghai Lu 2385546d6f5SEd Swierk static bool __initdata mcp55_checked; 23964474b52SMathias Krause static const char *__init pci_mmcfg_nvidia_mcp55(void) 2405546d6f5SEd Swierk { 2415546d6f5SEd Swierk int bus; 2425546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2435546d6f5SEd Swierk 244776f7ad6SMathias Krause static const u32 extcfg_regnum __initconst = 0x90; 245776f7ad6SMathias Krause static const u32 extcfg_regsize __initconst = 4; 246776f7ad6SMathias Krause static const u32 extcfg_enable_mask __initconst = 1 << 31; 247776f7ad6SMathias Krause static const u32 extcfg_start_mask __initconst = 0xff << 16; 248776f7ad6SMathias Krause static const int extcfg_start_shift __initconst = 16; 249776f7ad6SMathias Krause static const u32 extcfg_size_mask __initconst = 0x3 << 28; 250776f7ad6SMathias Krause static const int extcfg_size_shift __initconst = 28; 251776f7ad6SMathias Krause static const int extcfg_sizebus[] __initconst = { 252776f7ad6SMathias Krause 0x100, 0x80, 0x40, 0x20 253776f7ad6SMathias Krause }; 254776f7ad6SMathias Krause static const u32 extcfg_base_mask[] __initconst = { 255776f7ad6SMathias Krause 0x7ff8, 0x7ffc, 0x7ffe, 0x7fff 256776f7ad6SMathias Krause }; 257776f7ad6SMathias Krause static const int extcfg_base_lshift __initconst = 25; 2585546d6f5SEd Swierk 2595546d6f5SEd Swierk /* 2605546d6f5SEd Swierk * do check if amd fam10h already took over 2615546d6f5SEd Swierk */ 262ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2635546d6f5SEd Swierk return NULL; 2645546d6f5SEd Swierk 2655546d6f5SEd Swierk mcp55_checked = true; 2665546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2675546d6f5SEd Swierk u64 base; 2685546d6f5SEd Swierk u32 l, extcfg; 2695546d6f5SEd Swierk u16 vendor, device; 2705546d6f5SEd Swierk int start, size_index, end; 2715546d6f5SEd Swierk 2725546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2735546d6f5SEd Swierk vendor = l & 0xffff; 2745546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2755546d6f5SEd Swierk 2765546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2775546d6f5SEd Swierk continue; 2785546d6f5SEd Swierk 2795546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2805546d6f5SEd Swierk extcfg_regsize, &extcfg); 2815546d6f5SEd Swierk 2825546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2835546d6f5SEd Swierk continue; 2845546d6f5SEd Swierk 2855546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2865546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2875546d6f5SEd Swierk /* base could > 4G */ 2885546d6f5SEd Swierk base <<= extcfg_base_lshift; 2895546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2905546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2917da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2927da7d360SBjorn Helgaas continue; 2935546d6f5SEd Swierk mcp55_mmconf_found++; 2945546d6f5SEd Swierk } 2955546d6f5SEd Swierk 2965546d6f5SEd Swierk if (!mcp55_mmconf_found) 2975546d6f5SEd Swierk return NULL; 2985546d6f5SEd Swierk 2995546d6f5SEd Swierk return "nVidia MCP55"; 3005546d6f5SEd Swierk } 3015546d6f5SEd Swierk 302fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 3037fd0da40SYinghai Lu u32 bus; 3047fd0da40SYinghai Lu u32 devfn; 305fb9aa6f1SThomas Gleixner u32 vendor; 306fb9aa6f1SThomas Gleixner u32 device; 307fb9aa6f1SThomas Gleixner const char *(*probe)(void); 308fb9aa6f1SThomas Gleixner }; 309fb9aa6f1SThomas Gleixner 3106af13bacSMathias Krause static const struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initconst = { 3117fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3127fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 3137fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3147fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 3157fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 3167fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3177fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 3187fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3195546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 3205546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 321fb9aa6f1SThomas Gleixner }; 322fb9aa6f1SThomas Gleixner 323068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 324068258bcSYinghai Lu { 325987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 326068258bcSYinghai Lu 327bb8d4133SThomas Gleixner /* Fixup overlaps */ 328ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 329d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 330d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 331068258bcSYinghai Lu 332bb8d4133SThomas Gleixner /* Don't access the list head ! */ 333bb8d4133SThomas Gleixner if (cfg->list.next == &pci_mmcfg_list) 334bb8d4133SThomas Gleixner break; 335bb8d4133SThomas Gleixner 336ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 337bb8d4133SThomas Gleixner if (cfg->end_bus >= cfgx->start_bus) 338d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 339068258bcSYinghai Lu } 340068258bcSYinghai Lu } 341068258bcSYinghai Lu 342fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 343fb9aa6f1SThomas Gleixner { 344fb9aa6f1SThomas Gleixner u32 l; 3457fd0da40SYinghai Lu u32 bus, devfn; 346fb9aa6f1SThomas Gleixner u16 vendor, device; 347fb9aa6f1SThomas Gleixner int i; 348fb9aa6f1SThomas Gleixner const char *name; 349fb9aa6f1SThomas Gleixner 350bb63b421SYinghai Lu if (!raw_pci_ops) 351bb63b421SYinghai Lu return 0; 352bb63b421SYinghai Lu 3537da7d360SBjorn Helgaas free_all_mmcfg(); 354fb9aa6f1SThomas Gleixner 355068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3567fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3577fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 358bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3597fd0da40SYinghai Lu vendor = l & 0xffff; 3607fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3617fd0da40SYinghai Lu 362068258bcSYinghai Lu name = NULL; 363fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 364fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 365fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 366068258bcSYinghai Lu 367068258bcSYinghai Lu if (name) 36824c97f04SJiang Liu pr_info(PREFIX "%s with MMCONFIG support\n", name); 369fb9aa6f1SThomas Gleixner } 370fb9aa6f1SThomas Gleixner 371068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 372068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 373fb9aa6f1SThomas Gleixner 374ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 375fb9aa6f1SThomas Gleixner } 376fb9aa6f1SThomas Gleixner 377a18e3690SGreg Kroah-Hartman static acpi_status check_mcfg_resource(struct acpi_resource *res, void *data) 3787752d5cfSRobert Hancock { 3797752d5cfSRobert Hancock struct resource *mcfg_res = data; 3807752d5cfSRobert Hancock struct acpi_resource_address64 address; 3817752d5cfSRobert Hancock acpi_status status; 3827752d5cfSRobert Hancock 3837752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3847752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3857752d5cfSRobert Hancock &res->data.fixed_memory32; 3867752d5cfSRobert Hancock if (!fixmem32) 3877752d5cfSRobert Hancock return AE_OK; 3887752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 38975e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3907752d5cfSRobert Hancock fixmem32->address_length))) { 3917752d5cfSRobert Hancock mcfg_res->flags = 1; 3927752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3937752d5cfSRobert Hancock } 3947752d5cfSRobert Hancock } 3957752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3967752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3977752d5cfSRobert Hancock return AE_OK; 3987752d5cfSRobert Hancock 3997752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 4007752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 401a45de93eSLv Zheng (address.address.address_length <= 0) || 4027752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 4037752d5cfSRobert Hancock return AE_OK; 4047752d5cfSRobert Hancock 405a45de93eSLv Zheng if ((mcfg_res->start >= address.address.minimum) && 406a45de93eSLv Zheng (mcfg_res->end < (address.address.minimum + address.address.address_length))) { 4077752d5cfSRobert Hancock mcfg_res->flags = 1; 4087752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4097752d5cfSRobert Hancock } 4107752d5cfSRobert Hancock return AE_OK; 4117752d5cfSRobert Hancock } 4127752d5cfSRobert Hancock 413a18e3690SGreg Kroah-Hartman static acpi_status find_mboard_resource(acpi_handle handle, u32 lvl, 4147752d5cfSRobert Hancock void *context, void **rv) 4157752d5cfSRobert Hancock { 4167752d5cfSRobert Hancock struct resource *mcfg_res = context; 4177752d5cfSRobert Hancock 4187752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4197752d5cfSRobert Hancock check_mcfg_resource, context); 4207752d5cfSRobert Hancock 4217752d5cfSRobert Hancock if (mcfg_res->flags) 4227752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4237752d5cfSRobert Hancock 4247752d5cfSRobert Hancock return AE_OK; 4257752d5cfSRobert Hancock } 4267752d5cfSRobert Hancock 42781b3e090SIngo Molnar static bool is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4287752d5cfSRobert Hancock { 4297752d5cfSRobert Hancock struct resource mcfg_res; 4307752d5cfSRobert Hancock 4317752d5cfSRobert Hancock mcfg_res.start = start; 43275e613cdSYinghai Lu mcfg_res.end = end - 1; 4337752d5cfSRobert Hancock mcfg_res.flags = 0; 4347752d5cfSRobert Hancock 4357752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4367752d5cfSRobert Hancock 4377752d5cfSRobert Hancock if (!mcfg_res.flags) 4387752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4397752d5cfSRobert Hancock NULL); 4407752d5cfSRobert Hancock 4417752d5cfSRobert Hancock return mcfg_res.flags; 4427752d5cfSRobert Hancock } 4437752d5cfSRobert Hancock 44481b3e090SIngo Molnar typedef bool (*check_reserved_t)(u64 start, u64 end, unsigned type); 445a83fe32fSYinghai Lu 44681b3e090SIngo Molnar static bool __ref is_mmconf_reserved(check_reserved_t is_reserved, 44795c5e92fSJiang Liu struct pci_mmcfg_region *cfg, 44895c5e92fSJiang Liu struct device *dev, int with_e820) 449a83fe32fSYinghai Lu { 4502f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4512f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 452a83fe32fSYinghai Lu u64 old_size = size; 45395c5e92fSJiang Liu int num_buses; 45495c5e92fSJiang Liu char *method = with_e820 ? "E820" : "ACPI motherboard resources"; 455a83fe32fSYinghai Lu 45609821ff1SIngo Molnar while (!is_reserved(addr, addr + size, E820_TYPE_RESERVED)) { 457a83fe32fSYinghai Lu size >>= 1; 458a83fe32fSYinghai Lu if (size < (16UL<<20)) 459a83fe32fSYinghai Lu break; 460a83fe32fSYinghai Lu } 461a83fe32fSYinghai Lu 46295c5e92fSJiang Liu if (size < (16UL<<20) && size != old_size) 46395c5e92fSJiang Liu return 0; 46495c5e92fSJiang Liu 46595c5e92fSJiang Liu if (dev) 46695c5e92fSJiang Liu dev_info(dev, "MMCONFIG at %pR reserved in %s\n", 46795c5e92fSJiang Liu &cfg->res, method); 46895c5e92fSJiang Liu else 46924c97f04SJiang Liu pr_info(PREFIX "MMCONFIG at %pR reserved in %s\n", 47095c5e92fSJiang Liu &cfg->res, method); 471a83fe32fSYinghai Lu 472a83fe32fSYinghai Lu if (old_size != size) { 473d7e6b66fSBjorn Helgaas /* update end_bus */ 474d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 47556ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 47656ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 47756ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 47856ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 47956ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 48056ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 48195c5e92fSJiang Liu 48295c5e92fSJiang Liu if (dev) 48395c5e92fSJiang Liu dev_info(dev, 48495c5e92fSJiang Liu "MMCONFIG " 48595c5e92fSJiang Liu "at %pR (base %#lx) (size reduced!)\n", 48695c5e92fSJiang Liu &cfg->res, (unsigned long) cfg->address); 48795c5e92fSJiang Liu else 48824c97f04SJiang Liu pr_info(PREFIX 4898c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 4908c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 4918c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 4928c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 493a83fe32fSYinghai Lu } 49495c5e92fSJiang Liu 49595c5e92fSJiang Liu return 1; 496a83fe32fSYinghai Lu } 497a83fe32fSYinghai Lu 49881b3e090SIngo Molnar static bool __ref 49981b3e090SIngo Molnar pci_mmcfg_check_reserved(struct device *dev, struct pci_mmcfg_region *cfg, int early) 500fb9aa6f1SThomas Gleixner { 501a02ce953SFeng Tang if (!early && !acpi_disabled) { 50295c5e92fSJiang Liu if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0)) 5032a76c450SJiang Liu return 1; 50495c5e92fSJiang Liu 50595c5e92fSJiang Liu if (dev) 50695c5e92fSJiang Liu dev_info(dev, FW_INFO 50795c5e92fSJiang Liu "MMCONFIG at %pR not reserved in " 50895c5e92fSJiang Liu "ACPI motherboard resources\n", 50995c5e92fSJiang Liu &cfg->res); 510a02ce953SFeng Tang else 51124c97f04SJiang Liu pr_info(FW_INFO PREFIX 5128c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 513a02ce953SFeng Tang "ACPI motherboard resources\n", 514a02ce953SFeng Tang &cfg->res); 515a02ce953SFeng Tang } 516a83fe32fSYinghai Lu 51795c5e92fSJiang Liu /* 5183bce64f0SIngo Molnar * e820__mapped_all() is marked as __init. 51995c5e92fSJiang Liu * All entries from ACPI MCFG table have been checked at boot time. 52095c5e92fSJiang Liu * For MCFG information constructed from hotpluggable host bridge's 52195c5e92fSJiang Liu * _CBA method, just assume it's reserved. 52295c5e92fSJiang Liu */ 52395c5e92fSJiang Liu if (pci_mmcfg_running_state) 52495c5e92fSJiang Liu return 1; 52595c5e92fSJiang Liu 5267752d5cfSRobert Hancock /* Don't try to do this check unless configuration 527bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 528a83fe32fSYinghai Lu if (raw_pci_ops) 5293bce64f0SIngo Molnar return is_mmconf_reserved(e820__mapped_all, cfg, dev, 1); 53005c58b8aSYinghai Lu 5312a76c450SJiang Liu return 0; 5327752d5cfSRobert Hancock } 5337752d5cfSRobert Hancock 5342a76c450SJiang Liu static void __init pci_mmcfg_reject_broken(int early) 5352a76c450SJiang Liu { 5362a76c450SJiang Liu struct pci_mmcfg_region *cfg; 537fb9aa6f1SThomas Gleixner 5382a76c450SJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) { 53995c5e92fSJiang Liu if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) { 54024c97f04SJiang Liu pr_info(PREFIX "not using MMCONFIG\n"); 5417da7d360SBjorn Helgaas free_all_mmcfg(); 5422a76c450SJiang Liu return; 5432a76c450SJiang Liu } 5442a76c450SJiang Liu } 545fb9aa6f1SThomas Gleixner } 546fb9aa6f1SThomas Gleixner 5479a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5489a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 549c4bf2f37SLen Brown { 5509a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 551c4bf2f37SLen Brown return 0; 5529a08f7d3SBjorn Helgaas 553526018bcSMike Travis if (!strncmp(mcfg->header.oem_id, "SGI", 3)) 5549a08f7d3SBjorn Helgaas return 0; 5559a08f7d3SBjorn Helgaas 556*69c42d49SAndy Shevchenko if ((mcfg->header.revision >= 1) && (dmi_get_bios_year() >= 2010)) 5579a08f7d3SBjorn Helgaas return 0; 5589a08f7d3SBjorn Helgaas 55924c97f04SJiang Liu pr_err(PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5609a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5619a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5629a08f7d3SBjorn Helgaas return -EINVAL; 563c4bf2f37SLen Brown } 564c4bf2f37SLen Brown 565c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 566c4bf2f37SLen Brown { 567c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 568d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 569c4bf2f37SLen Brown unsigned long i; 5707da7d360SBjorn Helgaas int entries; 571c4bf2f37SLen Brown 572c4bf2f37SLen Brown if (!header) 573c4bf2f37SLen Brown return -EINVAL; 574c4bf2f37SLen Brown 575c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 576c4bf2f37SLen Brown 577c4bf2f37SLen Brown /* how many config structures do we have */ 5787da7d360SBjorn Helgaas free_all_mmcfg(); 579e823d6ffSBjorn Helgaas entries = 0; 580c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 581c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 582e823d6ffSBjorn Helgaas entries++; 583c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 5844b8073e4SPeter Senna Tschudin } 585e823d6ffSBjorn Helgaas if (entries == 0) { 58624c97f04SJiang Liu pr_err(PREFIX "MMCONFIG has no entries\n"); 587c4bf2f37SLen Brown return -ENODEV; 588c4bf2f37SLen Brown } 589c4bf2f37SLen Brown 590d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 591e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 592d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 593d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5947da7d360SBjorn Helgaas free_all_mmcfg(); 595c4bf2f37SLen Brown return -ENODEV; 596c4bf2f37SLen Brown } 5977da7d360SBjorn Helgaas 5987da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 5997da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 60024c97f04SJiang Liu pr_warn(PREFIX "no memory for MCFG entries\n"); 6017da7d360SBjorn Helgaas free_all_mmcfg(); 6027da7d360SBjorn Helgaas return -ENOMEM; 6037da7d360SBjorn Helgaas } 604c4bf2f37SLen Brown } 605c4bf2f37SLen Brown 606c4bf2f37SLen Brown return 0; 607c4bf2f37SLen Brown } 608c4bf2f37SLen Brown 609d91525ebSChen, Gong #ifdef CONFIG_ACPI_APEI 610d91525ebSChen, Gong extern int (*arch_apei_filter_addr)(int (*func)(__u64 start, __u64 size, 611d91525ebSChen, Gong void *data), void *data); 612d91525ebSChen, Gong 613d91525ebSChen, Gong static int pci_mmcfg_for_each_region(int (*func)(__u64 start, __u64 size, 614d91525ebSChen, Gong void *data), void *data) 615d91525ebSChen, Gong { 616d91525ebSChen, Gong struct pci_mmcfg_region *cfg; 617d91525ebSChen, Gong int rc; 618d91525ebSChen, Gong 619d91525ebSChen, Gong if (list_empty(&pci_mmcfg_list)) 620d91525ebSChen, Gong return 0; 621d91525ebSChen, Gong 622d91525ebSChen, Gong list_for_each_entry(cfg, &pci_mmcfg_list, list) { 623d91525ebSChen, Gong rc = func(cfg->res.start, resource_size(&cfg->res), data); 624d91525ebSChen, Gong if (rc) 625d91525ebSChen, Gong return rc; 626d91525ebSChen, Gong } 627d91525ebSChen, Gong 628d91525ebSChen, Gong return 0; 629d91525ebSChen, Gong } 630d91525ebSChen, Gong #define set_apei_filter() (arch_apei_filter_addr = pci_mmcfg_for_each_region) 631d91525ebSChen, Gong #else 632d91525ebSChen, Gong #define set_apei_filter() 633d91525ebSChen, Gong #endif 634d91525ebSChen, Gong 635968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 636fb9aa6f1SThomas Gleixner { 637bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 638ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 639fb9aa6f1SThomas Gleixner return; 640fb9aa6f1SThomas Gleixner 641a3170c1fSJan Beulich if (pcibios_last_bus < 0) { 642a3170c1fSJan Beulich const struct pci_mmcfg_region *cfg; 643a3170c1fSJan Beulich 644a3170c1fSJan Beulich list_for_each_entry(cfg, &pci_mmcfg_list, list) { 645a3170c1fSJan Beulich if (cfg->segment) 646a3170c1fSJan Beulich break; 647a3170c1fSJan Beulich pcibios_last_bus = cfg->end_bus; 648a3170c1fSJan Beulich } 649a3170c1fSJan Beulich } 650a3170c1fSJan Beulich 651ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 652fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 653ebd60cd6SYinghai Lu else { 65466e8850aSJiang Liu free_all_mmcfg(); 6559c95111bSJiang Liu pci_mmcfg_arch_init_failed = true; 656fb9aa6f1SThomas Gleixner } 657fb9aa6f1SThomas Gleixner } 658fb9aa6f1SThomas Gleixner 659574a5941SJiang Liu static int __initdata known_bridge; 660574a5941SJiang Liu 661bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 66205c58b8aSYinghai Lu { 663574a5941SJiang Liu if (pci_probe & PCI_PROBE_MMCONF) { 664574a5941SJiang Liu if (pci_mmcfg_check_hostbridge()) 665574a5941SJiang Liu known_bridge = 1; 666574a5941SJiang Liu else 667574a5941SJiang Liu acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 668bb63b421SYinghai Lu __pci_mmcfg_init(1); 669d91525ebSChen, Gong 670d91525ebSChen, Gong set_apei_filter(); 67105c58b8aSYinghai Lu } 672574a5941SJiang Liu } 67305c58b8aSYinghai Lu 67405c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 67505c58b8aSYinghai Lu { 676574a5941SJiang Liu /* MMCONFIG disabled */ 677574a5941SJiang Liu if ((pci_probe & PCI_PROBE_MMCONF) == 0) 678574a5941SJiang Liu return; 679574a5941SJiang Liu 680574a5941SJiang Liu if (known_bridge) 681574a5941SJiang Liu return; 682574a5941SJiang Liu 683574a5941SJiang Liu /* MMCONFIG hasn't been enabled yet, try again */ 684574a5941SJiang Liu if (pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF) { 685574a5941SJiang Liu acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 686bb63b421SYinghai Lu __pci_mmcfg_init(0); 68705c58b8aSYinghai Lu } 688574a5941SJiang Liu } 68905c58b8aSYinghai Lu 690fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 691fb9aa6f1SThomas Gleixner { 69266e8850aSJiang Liu struct pci_mmcfg_region *cfg; 69366e8850aSJiang Liu 69495c5e92fSJiang Liu pci_mmcfg_running_state = true; 69595c5e92fSJiang Liu 69666e8850aSJiang Liu /* If we are not using MMCONFIG, don't insert the resources. */ 69766e8850aSJiang Liu if ((pci_probe & PCI_PROBE_MMCONF) == 0) 698fb9aa6f1SThomas Gleixner return 1; 699fb9aa6f1SThomas Gleixner 700fb9aa6f1SThomas Gleixner /* 701fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 702fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 703fb9aa6f1SThomas Gleixner * called. 704fb9aa6f1SThomas Gleixner */ 70566e8850aSJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) 70666e8850aSJiang Liu if (!cfg->res.parent) 70766e8850aSJiang Liu insert_resource(&iomem_resource, &cfg->res); 708fb9aa6f1SThomas Gleixner 709fb9aa6f1SThomas Gleixner return 0; 710fb9aa6f1SThomas Gleixner } 711fb9aa6f1SThomas Gleixner 712fb9aa6f1SThomas Gleixner /* 713fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 714fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 715fb9aa6f1SThomas Gleixner * with other system resources. 716fb9aa6f1SThomas Gleixner */ 717fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 7189c95111bSJiang Liu 7199c95111bSJiang Liu /* Add MMCFG information for host bridges */ 720a18e3690SGreg Kroah-Hartman int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end, 7219c95111bSJiang Liu phys_addr_t addr) 7229c95111bSJiang Liu { 7239c95111bSJiang Liu int rc; 7249c95111bSJiang Liu struct resource *tmp = NULL; 7259c95111bSJiang Liu struct pci_mmcfg_region *cfg; 7269c95111bSJiang Liu 7279c95111bSJiang Liu if (!(pci_probe & PCI_PROBE_MMCONF) || pci_mmcfg_arch_init_failed) 7289c95111bSJiang Liu return -ENODEV; 7299c95111bSJiang Liu 73067d470e0SBjorn Helgaas if (start > end) 7319c95111bSJiang Liu return -EINVAL; 7329c95111bSJiang Liu 7339c95111bSJiang Liu mutex_lock(&pci_mmcfg_lock); 7349c95111bSJiang Liu cfg = pci_mmconfig_lookup(seg, start); 7359c95111bSJiang Liu if (cfg) { 7369c95111bSJiang Liu if (cfg->end_bus < end) 7379c95111bSJiang Liu dev_info(dev, FW_INFO 7389c95111bSJiang Liu "MMCONFIG for " 7399c95111bSJiang Liu "domain %04x [bus %02x-%02x] " 7409c95111bSJiang Liu "only partially covers this bridge\n", 7419c95111bSJiang Liu cfg->segment, cfg->start_bus, cfg->end_bus); 7429c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 7439c95111bSJiang Liu return -EEXIST; 7449c95111bSJiang Liu } 7459c95111bSJiang Liu 74667d470e0SBjorn Helgaas if (!addr) { 74767d470e0SBjorn Helgaas mutex_unlock(&pci_mmcfg_lock); 74867d470e0SBjorn Helgaas return -EINVAL; 74967d470e0SBjorn Helgaas } 75067d470e0SBjorn Helgaas 7519c95111bSJiang Liu rc = -EBUSY; 7529c95111bSJiang Liu cfg = pci_mmconfig_alloc(seg, start, end, addr); 7539c95111bSJiang Liu if (cfg == NULL) { 7549c95111bSJiang Liu dev_warn(dev, "fail to add MMCONFIG (out of memory)\n"); 7559c95111bSJiang Liu rc = -ENOMEM; 7569c95111bSJiang Liu } else if (!pci_mmcfg_check_reserved(dev, cfg, 0)) { 7579c95111bSJiang Liu dev_warn(dev, FW_BUG "MMCONFIG %pR isn't reserved\n", 7589c95111bSJiang Liu &cfg->res); 7599c95111bSJiang Liu } else { 7609c95111bSJiang Liu /* Insert resource if it's not in boot stage */ 7619c95111bSJiang Liu if (pci_mmcfg_running_state) 7629c95111bSJiang Liu tmp = insert_resource_conflict(&iomem_resource, 7639c95111bSJiang Liu &cfg->res); 7649c95111bSJiang Liu 7659c95111bSJiang Liu if (tmp) { 7669c95111bSJiang Liu dev_warn(dev, 7679c95111bSJiang Liu "MMCONFIG %pR conflicts with " 7689c95111bSJiang Liu "%s %pR\n", 7699c95111bSJiang Liu &cfg->res, tmp->name, tmp); 7709c95111bSJiang Liu } else if (pci_mmcfg_arch_map(cfg)) { 7719c95111bSJiang Liu dev_warn(dev, "fail to map MMCONFIG %pR.\n", 7729c95111bSJiang Liu &cfg->res); 7739c95111bSJiang Liu } else { 7749c95111bSJiang Liu list_add_sorted(cfg); 7759c95111bSJiang Liu dev_info(dev, "MMCONFIG at %pR (base %#lx)\n", 7769c95111bSJiang Liu &cfg->res, (unsigned long)addr); 7779c95111bSJiang Liu cfg = NULL; 7789c95111bSJiang Liu rc = 0; 7799c95111bSJiang Liu } 7809c95111bSJiang Liu } 7819c95111bSJiang Liu 7829c95111bSJiang Liu if (cfg) { 7839c95111bSJiang Liu if (cfg->res.parent) 7849c95111bSJiang Liu release_resource(&cfg->res); 7859c95111bSJiang Liu kfree(cfg); 7869c95111bSJiang Liu } 7879c95111bSJiang Liu 7889c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 7899c95111bSJiang Liu 7909c95111bSJiang Liu return rc; 7919c95111bSJiang Liu } 7929c95111bSJiang Liu 7939c95111bSJiang Liu /* Delete MMCFG information for host bridges */ 7949c95111bSJiang Liu int pci_mmconfig_delete(u16 seg, u8 start, u8 end) 7959c95111bSJiang Liu { 7969c95111bSJiang Liu struct pci_mmcfg_region *cfg; 7979c95111bSJiang Liu 7989c95111bSJiang Liu mutex_lock(&pci_mmcfg_lock); 7999c95111bSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 8009c95111bSJiang Liu if (cfg->segment == seg && cfg->start_bus == start && 8019c95111bSJiang Liu cfg->end_bus == end) { 8029c95111bSJiang Liu list_del_rcu(&cfg->list); 8039c95111bSJiang Liu synchronize_rcu(); 8049c95111bSJiang Liu pci_mmcfg_arch_unmap(cfg); 8059c95111bSJiang Liu if (cfg->res.parent) 8069c95111bSJiang Liu release_resource(&cfg->res); 8079c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 8089c95111bSJiang Liu kfree(cfg); 8099c95111bSJiang Liu return 0; 8109c95111bSJiang Liu } 8119c95111bSJiang Liu mutex_unlock(&pci_mmcfg_lock); 8129c95111bSJiang Liu 8139c95111bSJiang Liu return -ENOENT; 8149c95111bSJiang Liu } 815