1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 195a0e3ad6STejun Heo #include <linux/slab.h> 20fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 225f0db7a2SFeng Tang #include <asm/acpi.h> 23fb9aa6f1SThomas Gleixner 24f4a2d584SLen Brown #define PREFIX "PCI: " 25a192a958SLen Brown 26fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 27fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 28fb9aa6f1SThomas Gleixner 29ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 30ff097dddSBjorn Helgaas 31ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 327da7d360SBjorn Helgaas { 3356ddf4d3SBjorn Helgaas if (cfg->res.parent) 3456ddf4d3SBjorn Helgaas release_resource(&cfg->res); 35ff097dddSBjorn Helgaas list_del(&cfg->list); 36ff097dddSBjorn Helgaas kfree(cfg); 3756ddf4d3SBjorn Helgaas } 38ba2afbabSBjorn Helgaas 39ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 40ba2afbabSBjorn Helgaas { 41ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 42ba2afbabSBjorn Helgaas 43ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 44ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 45ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 46ff097dddSBjorn Helgaas } 47ff097dddSBjorn Helgaas 48ff097dddSBjorn Helgaas static __init void list_add_sorted(struct pci_mmcfg_region *new) 49ff097dddSBjorn Helgaas { 50ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 51ff097dddSBjorn Helgaas 52ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 53ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 54ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 55ff097dddSBjorn Helgaas (cfg->segment == new->segment && 56ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 57ff097dddSBjorn Helgaas list_add_tail(&new->list, &cfg->list); 58ff097dddSBjorn Helgaas return; 59ff097dddSBjorn Helgaas } 60ff097dddSBjorn Helgaas } 61ff097dddSBjorn Helgaas list_add_tail(&new->list, &pci_mmcfg_list); 627da7d360SBjorn Helgaas } 637da7d360SBjorn Helgaas 64d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 65d215a9c8SBjorn Helgaas int end, u64 addr) 66068258bcSYinghai Lu { 67d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 6856ddf4d3SBjorn Helgaas struct resource *res; 69068258bcSYinghai Lu 70f7ca6984SBjorn Helgaas if (addr == 0) 71f7ca6984SBjorn Helgaas return NULL; 72f7ca6984SBjorn Helgaas 73ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 74068258bcSYinghai Lu if (!new) 757da7d360SBjorn Helgaas return NULL; 76068258bcSYinghai Lu 7795cf1cf0SBjorn Helgaas new->address = addr; 7895cf1cf0SBjorn Helgaas new->segment = segment; 7995cf1cf0SBjorn Helgaas new->start_bus = start; 8095cf1cf0SBjorn Helgaas new->end_bus = end; 817da7d360SBjorn Helgaas 82ff097dddSBjorn Helgaas list_add_sorted(new); 83ff097dddSBjorn Helgaas 8456ddf4d3SBjorn Helgaas res = &new->res; 8556ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 861ca98fa6SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1; 8756ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 8856ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 8956ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9056ddf4d3SBjorn Helgaas res->name = new->name; 9156ddf4d3SBjorn Helgaas 928c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at " 938c57786aSBjorn Helgaas "%pR (base %#lx)\n", segment, start, end, &new->res, 948c57786aSBjorn Helgaas (unsigned long) addr); 958c57786aSBjorn Helgaas 96ff097dddSBjorn Helgaas return new; 97068258bcSYinghai Lu } 98068258bcSYinghai Lu 99f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 100f6e1d8ccSBjorn Helgaas { 101f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 102f6e1d8ccSBjorn Helgaas 103f6e1d8ccSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 104f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 105f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 106f6e1d8ccSBjorn Helgaas return cfg; 107f6e1d8ccSBjorn Helgaas 108f6e1d8ccSBjorn Helgaas return NULL; 109f6e1d8ccSBjorn Helgaas } 110f6e1d8ccSBjorn Helgaas 111fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 112fb9aa6f1SThomas Gleixner { 113fb9aa6f1SThomas Gleixner u32 win; 114bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 115fb9aa6f1SThomas Gleixner 116fb9aa6f1SThomas Gleixner win = win & 0xf000; 117fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 118fb9aa6f1SThomas Gleixner return NULL; 119068258bcSYinghai Lu 1207da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 121068258bcSYinghai Lu return NULL; 122068258bcSYinghai Lu 123fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 124fb9aa6f1SThomas Gleixner } 125fb9aa6f1SThomas Gleixner 126fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 127fb9aa6f1SThomas Gleixner { 128fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 129fb9aa6f1SThomas Gleixner 130bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 131fb9aa6f1SThomas Gleixner 132fb9aa6f1SThomas Gleixner /* Enable bit */ 133fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 134068258bcSYinghai Lu return NULL; 135fb9aa6f1SThomas Gleixner 136fb9aa6f1SThomas Gleixner /* Size bits */ 137fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 138fb9aa6f1SThomas Gleixner case 0: 139fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 140fb9aa6f1SThomas Gleixner len = 0x10000000U; 141fb9aa6f1SThomas Gleixner break; 142fb9aa6f1SThomas Gleixner case 1: 143fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 144fb9aa6f1SThomas Gleixner len = 0x08000000U; 145fb9aa6f1SThomas Gleixner break; 146fb9aa6f1SThomas Gleixner case 2: 147fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 148fb9aa6f1SThomas Gleixner len = 0x04000000U; 149fb9aa6f1SThomas Gleixner break; 150fb9aa6f1SThomas Gleixner default: 151068258bcSYinghai Lu return NULL; 152fb9aa6f1SThomas Gleixner } 153fb9aa6f1SThomas Gleixner 154fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 155fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 156fb9aa6f1SThomas Gleixner 157fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 158068258bcSYinghai Lu return NULL; 159fb9aa6f1SThomas Gleixner 160fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 161fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 162fb9aa6f1SThomas Gleixner return NULL; 163068258bcSYinghai Lu 1647da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 165068258bcSYinghai Lu return NULL; 166068258bcSYinghai Lu 167fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 168fb9aa6f1SThomas Gleixner } 169fb9aa6f1SThomas Gleixner 1707fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1717fd0da40SYinghai Lu { 1727fd0da40SYinghai Lu u32 low, high, address; 1737fd0da40SYinghai Lu u64 base, msr; 1747fd0da40SYinghai Lu int i; 1757da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1767fd0da40SYinghai Lu 1775f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1785f0b2976SYinghai Lu return NULL; 1795f0b2976SYinghai Lu 1807fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1817fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1827fd0da40SYinghai Lu return NULL; 1837fd0da40SYinghai Lu 1847fd0da40SYinghai Lu msr = high; 1857fd0da40SYinghai Lu msr <<= 32; 1867fd0da40SYinghai Lu msr |= low; 1877fd0da40SYinghai Lu 1887fd0da40SYinghai Lu /* mmconfig is not enable */ 1897fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 1907fd0da40SYinghai Lu return NULL; 1917fd0da40SYinghai Lu 1927fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 1937fd0da40SYinghai Lu 1947fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 1957fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 1967fd0da40SYinghai Lu 1977fd0da40SYinghai Lu /* 1987fd0da40SYinghai Lu * only handle bus 0 ? 1997fd0da40SYinghai Lu * need to skip it 2007fd0da40SYinghai Lu */ 2017fd0da40SYinghai Lu if (!busnbits) 2027fd0da40SYinghai Lu return NULL; 2037fd0da40SYinghai Lu 2047fd0da40SYinghai Lu if (busnbits > 8) { 2057fd0da40SYinghai Lu segnbits = busnbits - 8; 2067fd0da40SYinghai Lu busnbits = 8; 2077fd0da40SYinghai Lu } 2087fd0da40SYinghai Lu 2097da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 210068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2117da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2127da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2137da7d360SBjorn Helgaas free_all_mmcfg(); 2147da7d360SBjorn Helgaas return NULL; 2157da7d360SBjorn Helgaas } 2167fd0da40SYinghai Lu 2177fd0da40SYinghai Lu return "AMD Family 10h NB"; 2187fd0da40SYinghai Lu } 2197fd0da40SYinghai Lu 2205546d6f5SEd Swierk static bool __initdata mcp55_checked; 2215546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2225546d6f5SEd Swierk { 2235546d6f5SEd Swierk int bus; 2245546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2255546d6f5SEd Swierk 2265546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2275546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2285546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2295546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2305546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2315546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2325546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2335546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2345546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2355546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2365546d6f5SEd Swierk 2375546d6f5SEd Swierk /* 2385546d6f5SEd Swierk * do check if amd fam10h already took over 2395546d6f5SEd Swierk */ 240ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2415546d6f5SEd Swierk return NULL; 2425546d6f5SEd Swierk 2435546d6f5SEd Swierk mcp55_checked = true; 2445546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2455546d6f5SEd Swierk u64 base; 2465546d6f5SEd Swierk u32 l, extcfg; 2475546d6f5SEd Swierk u16 vendor, device; 2485546d6f5SEd Swierk int start, size_index, end; 2495546d6f5SEd Swierk 2505546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2515546d6f5SEd Swierk vendor = l & 0xffff; 2525546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2535546d6f5SEd Swierk 2545546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2555546d6f5SEd Swierk continue; 2565546d6f5SEd Swierk 2575546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2585546d6f5SEd Swierk extcfg_regsize, &extcfg); 2595546d6f5SEd Swierk 2605546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2615546d6f5SEd Swierk continue; 2625546d6f5SEd Swierk 2635546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2645546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2655546d6f5SEd Swierk /* base could > 4G */ 2665546d6f5SEd Swierk base <<= extcfg_base_lshift; 2675546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2685546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2697da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2707da7d360SBjorn Helgaas continue; 2715546d6f5SEd Swierk mcp55_mmconf_found++; 2725546d6f5SEd Swierk } 2735546d6f5SEd Swierk 2745546d6f5SEd Swierk if (!mcp55_mmconf_found) 2755546d6f5SEd Swierk return NULL; 2765546d6f5SEd Swierk 2775546d6f5SEd Swierk return "nVidia MCP55"; 2785546d6f5SEd Swierk } 2795546d6f5SEd Swierk 280fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2817fd0da40SYinghai Lu u32 bus; 2827fd0da40SYinghai Lu u32 devfn; 283fb9aa6f1SThomas Gleixner u32 vendor; 284fb9aa6f1SThomas Gleixner u32 device; 285fb9aa6f1SThomas Gleixner const char *(*probe)(void); 286fb9aa6f1SThomas Gleixner }; 287fb9aa6f1SThomas Gleixner 288fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 2897fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2907fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 2917fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 2927fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 2937fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 2947fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2957fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 2967fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 2975546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 2985546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 299fb9aa6f1SThomas Gleixner }; 300fb9aa6f1SThomas Gleixner 301068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 302068258bcSYinghai Lu { 303987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 304068258bcSYinghai Lu 305bb8d4133SThomas Gleixner /* Fixup overlaps */ 306ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 307d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 308d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 309068258bcSYinghai Lu 310bb8d4133SThomas Gleixner /* Don't access the list head ! */ 311bb8d4133SThomas Gleixner if (cfg->list.next == &pci_mmcfg_list) 312bb8d4133SThomas Gleixner break; 313bb8d4133SThomas Gleixner 314ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 315bb8d4133SThomas Gleixner if (cfg->end_bus >= cfgx->start_bus) 316d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 317068258bcSYinghai Lu } 318068258bcSYinghai Lu } 319068258bcSYinghai Lu 320fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 321fb9aa6f1SThomas Gleixner { 322fb9aa6f1SThomas Gleixner u32 l; 3237fd0da40SYinghai Lu u32 bus, devfn; 324fb9aa6f1SThomas Gleixner u16 vendor, device; 325fb9aa6f1SThomas Gleixner int i; 326fb9aa6f1SThomas Gleixner const char *name; 327fb9aa6f1SThomas Gleixner 328bb63b421SYinghai Lu if (!raw_pci_ops) 329bb63b421SYinghai Lu return 0; 330bb63b421SYinghai Lu 3317da7d360SBjorn Helgaas free_all_mmcfg(); 332fb9aa6f1SThomas Gleixner 333068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3347fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3357fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 336bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3377fd0da40SYinghai Lu vendor = l & 0xffff; 3387fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3397fd0da40SYinghai Lu 340068258bcSYinghai Lu name = NULL; 341fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 342fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 343fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 344068258bcSYinghai Lu 345068258bcSYinghai Lu if (name) 3468c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "%s with MMCONFIG support\n", 347068258bcSYinghai Lu name); 348fb9aa6f1SThomas Gleixner } 349fb9aa6f1SThomas Gleixner 350068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 351068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 352fb9aa6f1SThomas Gleixner 353ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 354fb9aa6f1SThomas Gleixner } 355fb9aa6f1SThomas Gleixner 356ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 357fb9aa6f1SThomas Gleixner { 35856ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 359fb9aa6f1SThomas Gleixner 360ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 36156ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 362fb9aa6f1SThomas Gleixner 363fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 364fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 365fb9aa6f1SThomas Gleixner } 366fb9aa6f1SThomas Gleixner 3677752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3687752d5cfSRobert Hancock void *data) 3697752d5cfSRobert Hancock { 3707752d5cfSRobert Hancock struct resource *mcfg_res = data; 3717752d5cfSRobert Hancock struct acpi_resource_address64 address; 3727752d5cfSRobert Hancock acpi_status status; 3737752d5cfSRobert Hancock 3747752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3757752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3767752d5cfSRobert Hancock &res->data.fixed_memory32; 3777752d5cfSRobert Hancock if (!fixmem32) 3787752d5cfSRobert Hancock return AE_OK; 3797752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 38075e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3817752d5cfSRobert Hancock fixmem32->address_length))) { 3827752d5cfSRobert Hancock mcfg_res->flags = 1; 3837752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 3847752d5cfSRobert Hancock } 3857752d5cfSRobert Hancock } 3867752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 3877752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 3887752d5cfSRobert Hancock return AE_OK; 3897752d5cfSRobert Hancock 3907752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 3917752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 3927752d5cfSRobert Hancock (address.address_length <= 0) || 3937752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 3947752d5cfSRobert Hancock return AE_OK; 3957752d5cfSRobert Hancock 3967752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 39775e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 3987752d5cfSRobert Hancock mcfg_res->flags = 1; 3997752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4007752d5cfSRobert Hancock } 4017752d5cfSRobert Hancock return AE_OK; 4027752d5cfSRobert Hancock } 4037752d5cfSRobert Hancock 4047752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 4057752d5cfSRobert Hancock void *context, void **rv) 4067752d5cfSRobert Hancock { 4077752d5cfSRobert Hancock struct resource *mcfg_res = context; 4087752d5cfSRobert Hancock 4097752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4107752d5cfSRobert Hancock check_mcfg_resource, context); 4117752d5cfSRobert Hancock 4127752d5cfSRobert Hancock if (mcfg_res->flags) 4137752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4147752d5cfSRobert Hancock 4157752d5cfSRobert Hancock return AE_OK; 4167752d5cfSRobert Hancock } 4177752d5cfSRobert Hancock 418a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4197752d5cfSRobert Hancock { 4207752d5cfSRobert Hancock struct resource mcfg_res; 4217752d5cfSRobert Hancock 4227752d5cfSRobert Hancock mcfg_res.start = start; 42375e613cdSYinghai Lu mcfg_res.end = end - 1; 4247752d5cfSRobert Hancock mcfg_res.flags = 0; 4257752d5cfSRobert Hancock 4267752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4277752d5cfSRobert Hancock 4287752d5cfSRobert Hancock if (!mcfg_res.flags) 4297752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4307752d5cfSRobert Hancock NULL); 4317752d5cfSRobert Hancock 4327752d5cfSRobert Hancock return mcfg_res.flags; 4337752d5cfSRobert Hancock } 4347752d5cfSRobert Hancock 435a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 436a83fe32fSYinghai Lu 437a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 4388c57786aSBjorn Helgaas struct pci_mmcfg_region *cfg, int with_e820) 439a83fe32fSYinghai Lu { 4402f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4412f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 442a83fe32fSYinghai Lu u64 old_size = size; 44356ddf4d3SBjorn Helgaas int valid = 0, num_buses; 444a83fe32fSYinghai Lu 445044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 446a83fe32fSYinghai Lu size >>= 1; 447a83fe32fSYinghai Lu if (size < (16UL<<20)) 448a83fe32fSYinghai Lu break; 449a83fe32fSYinghai Lu } 450a83fe32fSYinghai Lu 451a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 4528c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG at %pR reserved in %s\n", 4538c57786aSBjorn Helgaas &cfg->res, 4548c57786aSBjorn Helgaas with_e820 ? "E820" : "ACPI motherboard resources"); 455a83fe32fSYinghai Lu valid = 1; 456a83fe32fSYinghai Lu 457a83fe32fSYinghai Lu if (old_size != size) { 458d7e6b66fSBjorn Helgaas /* update end_bus */ 459d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 46056ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 46156ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 46256ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 46356ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 46456ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 46556ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 4668c57786aSBjorn Helgaas printk(KERN_INFO PREFIX 4678c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 4688c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 4698c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 4708c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 471a83fe32fSYinghai Lu } 472a83fe32fSYinghai Lu } 473a83fe32fSYinghai Lu 474a83fe32fSYinghai Lu return valid; 475a83fe32fSYinghai Lu } 476a83fe32fSYinghai Lu 477bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early) 478fb9aa6f1SThomas Gleixner { 479987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg; 480fb9aa6f1SThomas Gleixner 481ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 48256ddf4d3SBjorn Helgaas int valid = 0; 483a83fe32fSYinghai Lu 484a02ce953SFeng Tang if (!early && !acpi_disabled) { 4858c57786aSBjorn Helgaas valid = is_mmconf_reserved(is_acpi_reserved, cfg, 0); 48605c58b8aSYinghai Lu 48705c58b8aSYinghai Lu if (valid) 48805c58b8aSYinghai Lu continue; 489a02ce953SFeng Tang else 4908c57786aSBjorn Helgaas printk(KERN_ERR FW_BUG PREFIX 4918c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 492a02ce953SFeng Tang "ACPI motherboard resources\n", 493a02ce953SFeng Tang &cfg->res); 494a02ce953SFeng Tang } 495a83fe32fSYinghai Lu 4967752d5cfSRobert Hancock /* Don't try to do this check unless configuration 497bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 498a83fe32fSYinghai Lu if (raw_pci_ops) 4998c57786aSBjorn Helgaas valid = is_mmconf_reserved(e820_all_mapped, cfg, 1); 50005c58b8aSYinghai Lu 50105c58b8aSYinghai Lu if (!valid) 50205c58b8aSYinghai Lu goto reject; 5037752d5cfSRobert Hancock } 5047752d5cfSRobert Hancock 505fb9aa6f1SThomas Gleixner return; 506fb9aa6f1SThomas Gleixner 507fb9aa6f1SThomas Gleixner reject: 5088c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "not using MMCONFIG\n"); 5097da7d360SBjorn Helgaas free_all_mmcfg(); 510fb9aa6f1SThomas Gleixner } 511fb9aa6f1SThomas Gleixner 51205c58b8aSYinghai Lu static int __initdata known_bridge; 51305c58b8aSYinghai Lu 5149a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5159a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 516c4bf2f37SLen Brown { 5179a08f7d3SBjorn Helgaas int year; 518c4bf2f37SLen Brown 5199a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 520c4bf2f37SLen Brown return 0; 5219a08f7d3SBjorn Helgaas 522*68856859SJack Steiner if (!strcmp(mcfg->header.oem_id, "SGI") || 523*68856859SJack Steiner !strcmp(mcfg->header.oem_id, "SGI2")) 5249a08f7d3SBjorn Helgaas return 0; 5259a08f7d3SBjorn Helgaas 5269a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5279a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5289a08f7d3SBjorn Helgaas year >= 2010) 5299a08f7d3SBjorn Helgaas return 0; 5309a08f7d3SBjorn Helgaas } 5319a08f7d3SBjorn Helgaas 5328c57786aSBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5339a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5349a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5359a08f7d3SBjorn Helgaas return -EINVAL; 536c4bf2f37SLen Brown } 537c4bf2f37SLen Brown 538c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 539c4bf2f37SLen Brown { 540c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 541d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 542c4bf2f37SLen Brown unsigned long i; 5437da7d360SBjorn Helgaas int entries; 544c4bf2f37SLen Brown 545c4bf2f37SLen Brown if (!header) 546c4bf2f37SLen Brown return -EINVAL; 547c4bf2f37SLen Brown 548c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 549c4bf2f37SLen Brown 550c4bf2f37SLen Brown /* how many config structures do we have */ 5517da7d360SBjorn Helgaas free_all_mmcfg(); 552e823d6ffSBjorn Helgaas entries = 0; 553c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 554c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 555e823d6ffSBjorn Helgaas entries++; 556c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 557c4bf2f37SLen Brown }; 558e823d6ffSBjorn Helgaas if (entries == 0) { 559c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 560c4bf2f37SLen Brown return -ENODEV; 561c4bf2f37SLen Brown } 562c4bf2f37SLen Brown 563d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 564e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 565d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 566d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5677da7d360SBjorn Helgaas free_all_mmcfg(); 568c4bf2f37SLen Brown return -ENODEV; 569c4bf2f37SLen Brown } 5707da7d360SBjorn Helgaas 5717da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 5727da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 5737da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 5747da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 5757da7d360SBjorn Helgaas free_all_mmcfg(); 5767da7d360SBjorn Helgaas return -ENOMEM; 5777da7d360SBjorn Helgaas } 578c4bf2f37SLen Brown } 579c4bf2f37SLen Brown 580c4bf2f37SLen Brown return 0; 581c4bf2f37SLen Brown } 582c4bf2f37SLen Brown 583968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 584fb9aa6f1SThomas Gleixner { 5857752d5cfSRobert Hancock /* MMCONFIG disabled */ 5867752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 5877752d5cfSRobert Hancock return; 5887752d5cfSRobert Hancock 5897752d5cfSRobert Hancock /* MMCONFIG already enabled */ 59005c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 5917752d5cfSRobert Hancock return; 5927752d5cfSRobert Hancock 59305c58b8aSYinghai Lu /* for late to exit */ 59405c58b8aSYinghai Lu if (known_bridge) 59505c58b8aSYinghai Lu return; 5967752d5cfSRobert Hancock 597bb63b421SYinghai Lu if (early) { 59805c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 59905c58b8aSYinghai Lu known_bridge = 1; 60005c58b8aSYinghai Lu } 60105c58b8aSYinghai Lu 602068258bcSYinghai Lu if (!known_bridge) 6035f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 604068258bcSYinghai Lu 605bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6067752d5cfSRobert Hancock 607ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 608fb9aa6f1SThomas Gleixner return; 609fb9aa6f1SThomas Gleixner 610a3170c1fSJan Beulich if (pcibios_last_bus < 0) { 611a3170c1fSJan Beulich const struct pci_mmcfg_region *cfg; 612a3170c1fSJan Beulich 613a3170c1fSJan Beulich list_for_each_entry(cfg, &pci_mmcfg_list, list) { 614a3170c1fSJan Beulich if (cfg->segment) 615a3170c1fSJan Beulich break; 616a3170c1fSJan Beulich pcibios_last_bus = cfg->end_bus; 617a3170c1fSJan Beulich } 618a3170c1fSJan Beulich } 619a3170c1fSJan Beulich 620ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 621fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 622ebd60cd6SYinghai Lu else { 623fb9aa6f1SThomas Gleixner /* 624fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 625fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 626fb9aa6f1SThomas Gleixner */ 627fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 628fb9aa6f1SThomas Gleixner } 629fb9aa6f1SThomas Gleixner } 630fb9aa6f1SThomas Gleixner 631bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 63205c58b8aSYinghai Lu { 633bb63b421SYinghai Lu __pci_mmcfg_init(1); 63405c58b8aSYinghai Lu } 63505c58b8aSYinghai Lu 63605c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 63705c58b8aSYinghai Lu { 638bb63b421SYinghai Lu __pci_mmcfg_init(0); 63905c58b8aSYinghai Lu } 64005c58b8aSYinghai Lu 641fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 642fb9aa6f1SThomas Gleixner { 643fb9aa6f1SThomas Gleixner /* 644fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 645fb9aa6f1SThomas Gleixner * don't insert the resources. 646fb9aa6f1SThomas Gleixner */ 647fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 648fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 649ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 650fb9aa6f1SThomas Gleixner return 1; 651fb9aa6f1SThomas Gleixner 652fb9aa6f1SThomas Gleixner /* 653fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 654fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 655fb9aa6f1SThomas Gleixner * called. 656fb9aa6f1SThomas Gleixner */ 657ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 658fb9aa6f1SThomas Gleixner 659fb9aa6f1SThomas Gleixner return 0; 660fb9aa6f1SThomas Gleixner } 661fb9aa6f1SThomas Gleixner 662fb9aa6f1SThomas Gleixner /* 663fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 664fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 665fb9aa6f1SThomas Gleixner * with other system resources. 666fb9aa6f1SThomas Gleixner */ 667fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 668