xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 64474b5235e83cc5e6002dcdb37145850ad86194)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
155f0db7a2SFeng Tang #include <linux/sfi_acpi.h>
16fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
179a08f7d3SBjorn Helgaas #include <linux/dmi.h>
185a0e3ad6STejun Heo #include <linux/slab.h>
19376f70acSJiang Liu #include <linux/mutex.h>
20376f70acSJiang Liu #include <linux/rculist.h>
21fb9aa6f1SThomas Gleixner #include <asm/e820.h>
2282487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
235f0db7a2SFeng Tang #include <asm/acpi.h>
24fb9aa6f1SThomas Gleixner 
25f4a2d584SLen Brown #define PREFIX "PCI: "
26a192a958SLen Brown 
27fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
2895c5e92fSJiang Liu static bool pci_mmcfg_running_state;
299c95111bSJiang Liu static bool pci_mmcfg_arch_init_failed;
30376f70acSJiang Liu static DEFINE_MUTEX(pci_mmcfg_lock);
31fb9aa6f1SThomas Gleixner 
32ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list);
33ff097dddSBjorn Helgaas 
34*64474b52SMathias Krause static void __init pci_mmconfig_remove(struct pci_mmcfg_region *cfg)
357da7d360SBjorn Helgaas {
3656ddf4d3SBjorn Helgaas 	if (cfg->res.parent)
3756ddf4d3SBjorn Helgaas 		release_resource(&cfg->res);
38ff097dddSBjorn Helgaas 	list_del(&cfg->list);
39ff097dddSBjorn Helgaas 	kfree(cfg);
4056ddf4d3SBjorn Helgaas }
41ba2afbabSBjorn Helgaas 
42*64474b52SMathias Krause static void __init free_all_mmcfg(void)
43ba2afbabSBjorn Helgaas {
44ba2afbabSBjorn Helgaas 	struct pci_mmcfg_region *cfg, *tmp;
45ba2afbabSBjorn Helgaas 
46ba2afbabSBjorn Helgaas 	pci_mmcfg_arch_free();
47ba2afbabSBjorn Helgaas 	list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list)
48ba2afbabSBjorn Helgaas 		pci_mmconfig_remove(cfg);
49ff097dddSBjorn Helgaas }
50ff097dddSBjorn Helgaas 
51a18e3690SGreg Kroah-Hartman static void list_add_sorted(struct pci_mmcfg_region *new)
52ff097dddSBjorn Helgaas {
53ff097dddSBjorn Helgaas 	struct pci_mmcfg_region *cfg;
54ff097dddSBjorn Helgaas 
55ff097dddSBjorn Helgaas 	/* keep list sorted by segment and starting bus number */
56376f70acSJiang Liu 	list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) {
57ff097dddSBjorn Helgaas 		if (cfg->segment > new->segment ||
58ff097dddSBjorn Helgaas 		    (cfg->segment == new->segment &&
59ff097dddSBjorn Helgaas 		     cfg->start_bus >= new->start_bus)) {
60376f70acSJiang Liu 			list_add_tail_rcu(&new->list, &cfg->list);
61ff097dddSBjorn Helgaas 			return;
62ff097dddSBjorn Helgaas 		}
63ff097dddSBjorn Helgaas 	}
64376f70acSJiang Liu 	list_add_tail_rcu(&new->list, &pci_mmcfg_list);
657da7d360SBjorn Helgaas }
667da7d360SBjorn Helgaas 
67a18e3690SGreg Kroah-Hartman static struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, int start,
68d215a9c8SBjorn Helgaas 						   int end, u64 addr)
69068258bcSYinghai Lu {
70d215a9c8SBjorn Helgaas 	struct pci_mmcfg_region *new;
7156ddf4d3SBjorn Helgaas 	struct resource *res;
72068258bcSYinghai Lu 
73f7ca6984SBjorn Helgaas 	if (addr == 0)
74f7ca6984SBjorn Helgaas 		return NULL;
75f7ca6984SBjorn Helgaas 
76ff097dddSBjorn Helgaas 	new = kzalloc(sizeof(*new), GFP_KERNEL);
77068258bcSYinghai Lu 	if (!new)
787da7d360SBjorn Helgaas 		return NULL;
79068258bcSYinghai Lu 
8095cf1cf0SBjorn Helgaas 	new->address = addr;
8195cf1cf0SBjorn Helgaas 	new->segment = segment;
8295cf1cf0SBjorn Helgaas 	new->start_bus = start;
8395cf1cf0SBjorn Helgaas 	new->end_bus = end;
847da7d360SBjorn Helgaas 
8556ddf4d3SBjorn Helgaas 	res = &new->res;
8656ddf4d3SBjorn Helgaas 	res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
871ca98fa6SBjorn Helgaas 	res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1;
8856ddf4d3SBjorn Helgaas 	res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
8956ddf4d3SBjorn Helgaas 	snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
9056ddf4d3SBjorn Helgaas 		 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
9156ddf4d3SBjorn Helgaas 	res->name = new->name;
9256ddf4d3SBjorn Helgaas 
93ff097dddSBjorn Helgaas 	return new;
94068258bcSYinghai Lu }
95068258bcSYinghai Lu 
96*64474b52SMathias Krause static struct pci_mmcfg_region *__init pci_mmconfig_add(int segment, int start,
97846e4023SJiang Liu 							int end, u64 addr)
98846e4023SJiang Liu {
99846e4023SJiang Liu 	struct pci_mmcfg_region *new;
100846e4023SJiang Liu 
101846e4023SJiang Liu 	new = pci_mmconfig_alloc(segment, start, end, addr);
102376f70acSJiang Liu 	if (new) {
103376f70acSJiang Liu 		mutex_lock(&pci_mmcfg_lock);
104846e4023SJiang Liu 		list_add_sorted(new);
105376f70acSJiang Liu 		mutex_unlock(&pci_mmcfg_lock);
1069c95111bSJiang Liu 
10724c97f04SJiang Liu 		pr_info(PREFIX
1089c95111bSJiang Liu 		       "MMCONFIG for domain %04x [bus %02x-%02x] at %pR "
1099c95111bSJiang Liu 		       "(base %#lx)\n",
1109c95111bSJiang Liu 		       segment, start, end, &new->res, (unsigned long)addr);
111376f70acSJiang Liu 	}
112846e4023SJiang Liu 
113846e4023SJiang Liu 	return new;
114846e4023SJiang Liu }
115846e4023SJiang Liu 
116f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus)
117f6e1d8ccSBjorn Helgaas {
118f6e1d8ccSBjorn Helgaas 	struct pci_mmcfg_region *cfg;
119f6e1d8ccSBjorn Helgaas 
120376f70acSJiang Liu 	list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list)
121f6e1d8ccSBjorn Helgaas 		if (cfg->segment == segment &&
122f6e1d8ccSBjorn Helgaas 		    cfg->start_bus <= bus && bus <= cfg->end_bus)
123f6e1d8ccSBjorn Helgaas 			return cfg;
124f6e1d8ccSBjorn Helgaas 
125f6e1d8ccSBjorn Helgaas 	return NULL;
126f6e1d8ccSBjorn Helgaas }
127f6e1d8ccSBjorn Helgaas 
128*64474b52SMathias Krause static const char *__init pci_mmcfg_e7520(void)
129fb9aa6f1SThomas Gleixner {
130fb9aa6f1SThomas Gleixner 	u32 win;
131bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
132fb9aa6f1SThomas Gleixner 
133fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
134fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
135fb9aa6f1SThomas Gleixner 		return NULL;
136068258bcSYinghai Lu 
1377da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
138068258bcSYinghai Lu 		return NULL;
139068258bcSYinghai Lu 
140fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
141fb9aa6f1SThomas Gleixner }
142fb9aa6f1SThomas Gleixner 
143*64474b52SMathias Krause static const char *__init pci_mmcfg_intel_945(void)
144fb9aa6f1SThomas Gleixner {
145fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
146fb9aa6f1SThomas Gleixner 
147bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
148fb9aa6f1SThomas Gleixner 
149fb9aa6f1SThomas Gleixner 	/* Enable bit */
150fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
151068258bcSYinghai Lu 		return NULL;
152fb9aa6f1SThomas Gleixner 
153fb9aa6f1SThomas Gleixner 	/* Size bits */
154fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
155fb9aa6f1SThomas Gleixner 	case 0:
156fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
157fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
158fb9aa6f1SThomas Gleixner 		break;
159fb9aa6f1SThomas Gleixner 	case 1:
160fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
161fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
162fb9aa6f1SThomas Gleixner 		break;
163fb9aa6f1SThomas Gleixner 	case 2:
164fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
165fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
166fb9aa6f1SThomas Gleixner 		break;
167fb9aa6f1SThomas Gleixner 	default:
168068258bcSYinghai Lu 		return NULL;
169fb9aa6f1SThomas Gleixner 	}
170fb9aa6f1SThomas Gleixner 
171fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
172fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
173fb9aa6f1SThomas Gleixner 
174fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
175068258bcSYinghai Lu 		return NULL;
176fb9aa6f1SThomas Gleixner 
177fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
178fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
179fb9aa6f1SThomas Gleixner 		return NULL;
180068258bcSYinghai Lu 
1817da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
182068258bcSYinghai Lu 		return NULL;
183068258bcSYinghai Lu 
184fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
185fb9aa6f1SThomas Gleixner }
186fb9aa6f1SThomas Gleixner 
187*64474b52SMathias Krause static const char *__init pci_mmcfg_amd_fam10h(void)
1887fd0da40SYinghai Lu {
1897fd0da40SYinghai Lu 	u32 low, high, address;
1907fd0da40SYinghai Lu 	u64 base, msr;
1917fd0da40SYinghai Lu 	int i;
1927da7d360SBjorn Helgaas 	unsigned segnbits = 0, busnbits, end_bus;
1937fd0da40SYinghai Lu 
1945f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1955f0b2976SYinghai Lu 		return NULL;
1965f0b2976SYinghai Lu 
1977fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1987fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1997fd0da40SYinghai Lu 		return NULL;
2007fd0da40SYinghai Lu 
2017fd0da40SYinghai Lu 	msr = high;
2027fd0da40SYinghai Lu 	msr <<= 32;
2037fd0da40SYinghai Lu 	msr |= low;
2047fd0da40SYinghai Lu 
2057fd0da40SYinghai Lu 	/* mmconfig is not enable */
2067fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
2077fd0da40SYinghai Lu 		return NULL;
2087fd0da40SYinghai Lu 
2097fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
2107fd0da40SYinghai Lu 
2117fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
2127fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
2137fd0da40SYinghai Lu 
2147fd0da40SYinghai Lu 	/*
2157fd0da40SYinghai Lu 	 * only handle bus 0 ?
2167fd0da40SYinghai Lu 	 * need to skip it
2177fd0da40SYinghai Lu 	 */
2187fd0da40SYinghai Lu 	if (!busnbits)
2197fd0da40SYinghai Lu 		return NULL;
2207fd0da40SYinghai Lu 
2217fd0da40SYinghai Lu 	if (busnbits > 8) {
2227fd0da40SYinghai Lu 		segnbits = busnbits - 8;
2237fd0da40SYinghai Lu 		busnbits = 8;
2247fd0da40SYinghai Lu 	}
2257fd0da40SYinghai Lu 
2267da7d360SBjorn Helgaas 	end_bus = (1 << busnbits) - 1;
227068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
2287da7d360SBjorn Helgaas 		if (pci_mmconfig_add(i, 0, end_bus,
2297da7d360SBjorn Helgaas 				     base + (1<<28) * i) == NULL) {
2307da7d360SBjorn Helgaas 			free_all_mmcfg();
2317da7d360SBjorn Helgaas 			return NULL;
2327da7d360SBjorn Helgaas 		}
2337fd0da40SYinghai Lu 
2347fd0da40SYinghai Lu 	return "AMD Family 10h NB";
2357fd0da40SYinghai Lu }
2367fd0da40SYinghai Lu 
2375546d6f5SEd Swierk static bool __initdata mcp55_checked;
238*64474b52SMathias Krause static const char *__init pci_mmcfg_nvidia_mcp55(void)
2395546d6f5SEd Swierk {
2405546d6f5SEd Swierk 	int bus;
2415546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
2425546d6f5SEd Swierk 
2435546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
2445546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
2455546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
2465546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
2475546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
2485546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
2495546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
2505546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
2515546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
2525546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
2535546d6f5SEd Swierk 
2545546d6f5SEd Swierk 	/*
2555546d6f5SEd Swierk 	 * do check if amd fam10h already took over
2565546d6f5SEd Swierk 	 */
257ff097dddSBjorn Helgaas 	if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked)
2585546d6f5SEd Swierk 		return NULL;
2595546d6f5SEd Swierk 
2605546d6f5SEd Swierk 	mcp55_checked = true;
2615546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
2625546d6f5SEd Swierk 		u64 base;
2635546d6f5SEd Swierk 		u32 l, extcfg;
2645546d6f5SEd Swierk 		u16 vendor, device;
2655546d6f5SEd Swierk 		int start, size_index, end;
2665546d6f5SEd Swierk 
2675546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2685546d6f5SEd Swierk 		vendor = l & 0xffff;
2695546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2705546d6f5SEd Swierk 
2715546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2725546d6f5SEd Swierk 			continue;
2735546d6f5SEd Swierk 
2745546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2755546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2765546d6f5SEd Swierk 
2775546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2785546d6f5SEd Swierk 			continue;
2795546d6f5SEd Swierk 
2805546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2815546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2825546d6f5SEd Swierk 		/* base could > 4G */
2835546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2845546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2855546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2867da7d360SBjorn Helgaas 		if (pci_mmconfig_add(0, start, end, base) == NULL)
2877da7d360SBjorn Helgaas 			continue;
2885546d6f5SEd Swierk 		mcp55_mmconf_found++;
2895546d6f5SEd Swierk 	}
2905546d6f5SEd Swierk 
2915546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2925546d6f5SEd Swierk 		return NULL;
2935546d6f5SEd Swierk 
2945546d6f5SEd Swierk 	return "nVidia MCP55";
2955546d6f5SEd Swierk }
2965546d6f5SEd Swierk 
297fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2987fd0da40SYinghai Lu 	u32 bus;
2997fd0da40SYinghai Lu 	u32 devfn;
300fb9aa6f1SThomas Gleixner 	u32 vendor;
301fb9aa6f1SThomas Gleixner 	u32 device;
302fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
303fb9aa6f1SThomas Gleixner };
304fb9aa6f1SThomas Gleixner 
305fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
3067fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
3077fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
3087fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
3097fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
3107fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
3117fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
3127fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
3137fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
3145546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
3155546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
316fb9aa6f1SThomas Gleixner };
317fb9aa6f1SThomas Gleixner 
318068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
319068258bcSYinghai Lu {
320987c367bSBjorn Helgaas 	struct pci_mmcfg_region *cfg, *cfgx;
321068258bcSYinghai Lu 
322bb8d4133SThomas Gleixner 	/* Fixup overlaps */
323ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
324d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
325d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
326068258bcSYinghai Lu 
327bb8d4133SThomas Gleixner 		/* Don't access the list head ! */
328bb8d4133SThomas Gleixner 		if (cfg->list.next == &pci_mmcfg_list)
329bb8d4133SThomas Gleixner 			break;
330bb8d4133SThomas Gleixner 
331ff097dddSBjorn Helgaas 		cfgx = list_entry(cfg->list.next, typeof(*cfg), list);
332bb8d4133SThomas Gleixner 		if (cfg->end_bus >= cfgx->start_bus)
333d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfgx->start_bus - 1;
334068258bcSYinghai Lu 	}
335068258bcSYinghai Lu }
336068258bcSYinghai Lu 
337fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
338fb9aa6f1SThomas Gleixner {
339fb9aa6f1SThomas Gleixner 	u32 l;
3407fd0da40SYinghai Lu 	u32 bus, devfn;
341fb9aa6f1SThomas Gleixner 	u16 vendor, device;
342fb9aa6f1SThomas Gleixner 	int i;
343fb9aa6f1SThomas Gleixner 	const char *name;
344fb9aa6f1SThomas Gleixner 
345bb63b421SYinghai Lu 	if (!raw_pci_ops)
346bb63b421SYinghai Lu 		return 0;
347bb63b421SYinghai Lu 
3487da7d360SBjorn Helgaas 	free_all_mmcfg();
349fb9aa6f1SThomas Gleixner 
350068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3517fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3527fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
353bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3547fd0da40SYinghai Lu 		vendor = l & 0xffff;
3557fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3567fd0da40SYinghai Lu 
357068258bcSYinghai Lu 		name = NULL;
358fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
359fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
360fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
361068258bcSYinghai Lu 
362068258bcSYinghai Lu 		if (name)
36324c97f04SJiang Liu 			pr_info(PREFIX "%s with MMCONFIG support\n", name);
364fb9aa6f1SThomas Gleixner 	}
365fb9aa6f1SThomas Gleixner 
366068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
367068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
368fb9aa6f1SThomas Gleixner 
369ff097dddSBjorn Helgaas 	return !list_empty(&pci_mmcfg_list);
370fb9aa6f1SThomas Gleixner }
371fb9aa6f1SThomas Gleixner 
372a18e3690SGreg Kroah-Hartman static acpi_status check_mcfg_resource(struct acpi_resource *res, void *data)
3737752d5cfSRobert Hancock {
3747752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3757752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3767752d5cfSRobert Hancock 	acpi_status status;
3777752d5cfSRobert Hancock 
3787752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3797752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3807752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3817752d5cfSRobert Hancock 		if (!fixmem32)
3827752d5cfSRobert Hancock 			return AE_OK;
3837752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
38475e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3857752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3867752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3877752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3887752d5cfSRobert Hancock 		}
3897752d5cfSRobert Hancock 	}
3907752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3917752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3927752d5cfSRobert Hancock 		return AE_OK;
3937752d5cfSRobert Hancock 
3947752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3957752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3967752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3977752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3987752d5cfSRobert Hancock 		return AE_OK;
3997752d5cfSRobert Hancock 
4007752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
40175e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
4027752d5cfSRobert Hancock 		mcfg_res->flags = 1;
4037752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4047752d5cfSRobert Hancock 	}
4057752d5cfSRobert Hancock 	return AE_OK;
4067752d5cfSRobert Hancock }
4077752d5cfSRobert Hancock 
408a18e3690SGreg Kroah-Hartman static acpi_status find_mboard_resource(acpi_handle handle, u32 lvl,
4097752d5cfSRobert Hancock 					void *context, void **rv)
4107752d5cfSRobert Hancock {
4117752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4127752d5cfSRobert Hancock 
4137752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4147752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4157752d5cfSRobert Hancock 
4167752d5cfSRobert Hancock 	if (mcfg_res->flags)
4177752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4187752d5cfSRobert Hancock 
4197752d5cfSRobert Hancock 	return AE_OK;
4207752d5cfSRobert Hancock }
4217752d5cfSRobert Hancock 
422a18e3690SGreg Kroah-Hartman static int is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4237752d5cfSRobert Hancock {
4247752d5cfSRobert Hancock 	struct resource mcfg_res;
4257752d5cfSRobert Hancock 
4267752d5cfSRobert Hancock 	mcfg_res.start = start;
42775e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4287752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4297752d5cfSRobert Hancock 
4307752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4317752d5cfSRobert Hancock 
4327752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4337752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4347752d5cfSRobert Hancock 				 NULL);
4357752d5cfSRobert Hancock 
4367752d5cfSRobert Hancock 	return mcfg_res.flags;
4377752d5cfSRobert Hancock }
4387752d5cfSRobert Hancock 
439a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
440a83fe32fSYinghai Lu 
44195c5e92fSJiang Liu static int __ref is_mmconf_reserved(check_reserved_t is_reserved,
44295c5e92fSJiang Liu 				    struct pci_mmcfg_region *cfg,
44395c5e92fSJiang Liu 				    struct device *dev, int with_e820)
444a83fe32fSYinghai Lu {
4452f2a8b9cSBjorn Helgaas 	u64 addr = cfg->res.start;
4462f2a8b9cSBjorn Helgaas 	u64 size = resource_size(&cfg->res);
447a83fe32fSYinghai Lu 	u64 old_size = size;
44895c5e92fSJiang Liu 	int num_buses;
44995c5e92fSJiang Liu 	char *method = with_e820 ? "E820" : "ACPI motherboard resources";
450a83fe32fSYinghai Lu 
451044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
452a83fe32fSYinghai Lu 		size >>= 1;
453a83fe32fSYinghai Lu 		if (size < (16UL<<20))
454a83fe32fSYinghai Lu 			break;
455a83fe32fSYinghai Lu 	}
456a83fe32fSYinghai Lu 
45795c5e92fSJiang Liu 	if (size < (16UL<<20) && size != old_size)
45895c5e92fSJiang Liu 		return 0;
45995c5e92fSJiang Liu 
46095c5e92fSJiang Liu 	if (dev)
46195c5e92fSJiang Liu 		dev_info(dev, "MMCONFIG at %pR reserved in %s\n",
46295c5e92fSJiang Liu 			 &cfg->res, method);
46395c5e92fSJiang Liu 	else
46424c97f04SJiang Liu 		pr_info(PREFIX "MMCONFIG at %pR reserved in %s\n",
46595c5e92fSJiang Liu 		       &cfg->res, method);
466a83fe32fSYinghai Lu 
467a83fe32fSYinghai Lu 	if (old_size != size) {
468d7e6b66fSBjorn Helgaas 		/* update end_bus */
469d7e6b66fSBjorn Helgaas 		cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
47056ddf4d3SBjorn Helgaas 		num_buses = cfg->end_bus - cfg->start_bus + 1;
47156ddf4d3SBjorn Helgaas 		cfg->res.end = cfg->res.start +
47256ddf4d3SBjorn Helgaas 		    PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
47356ddf4d3SBjorn Helgaas 		snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
47456ddf4d3SBjorn Helgaas 			 "PCI MMCONFIG %04x [bus %02x-%02x]",
47556ddf4d3SBjorn Helgaas 			 cfg->segment, cfg->start_bus, cfg->end_bus);
47695c5e92fSJiang Liu 
47795c5e92fSJiang Liu 		if (dev)
47895c5e92fSJiang Liu 			dev_info(dev,
47995c5e92fSJiang Liu 				"MMCONFIG "
48095c5e92fSJiang Liu 				"at %pR (base %#lx) (size reduced!)\n",
48195c5e92fSJiang Liu 				&cfg->res, (unsigned long) cfg->address);
48295c5e92fSJiang Liu 		else
48324c97f04SJiang Liu 			pr_info(PREFIX
4848c57786aSBjorn Helgaas 				"MMCONFIG for %04x [bus%02x-%02x] "
4858c57786aSBjorn Helgaas 				"at %pR (base %#lx) (size reduced!)\n",
4868c57786aSBjorn Helgaas 				cfg->segment, cfg->start_bus, cfg->end_bus,
4878c57786aSBjorn Helgaas 				&cfg->res, (unsigned long) cfg->address);
488a83fe32fSYinghai Lu 	}
48995c5e92fSJiang Liu 
49095c5e92fSJiang Liu 	return 1;
491a83fe32fSYinghai Lu }
492a83fe32fSYinghai Lu 
49395c5e92fSJiang Liu static int __ref pci_mmcfg_check_reserved(struct device *dev,
49495c5e92fSJiang Liu 		  struct pci_mmcfg_region *cfg, int early)
495fb9aa6f1SThomas Gleixner {
496a02ce953SFeng Tang 	if (!early && !acpi_disabled) {
49795c5e92fSJiang Liu 		if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0))
4982a76c450SJiang Liu 			return 1;
49995c5e92fSJiang Liu 
50095c5e92fSJiang Liu 		if (dev)
50195c5e92fSJiang Liu 			dev_info(dev, FW_INFO
50295c5e92fSJiang Liu 				 "MMCONFIG at %pR not reserved in "
50395c5e92fSJiang Liu 				 "ACPI motherboard resources\n",
50495c5e92fSJiang Liu 				 &cfg->res);
505a02ce953SFeng Tang 		else
50624c97f04SJiang Liu 			pr_info(FW_INFO PREFIX
5078c57786aSBjorn Helgaas 			       "MMCONFIG at %pR not reserved in "
508a02ce953SFeng Tang 			       "ACPI motherboard resources\n",
509a02ce953SFeng Tang 			       &cfg->res);
510a02ce953SFeng Tang 	}
511a83fe32fSYinghai Lu 
51295c5e92fSJiang Liu 	/*
51395c5e92fSJiang Liu 	 * e820_all_mapped() is marked as __init.
51495c5e92fSJiang Liu 	 * All entries from ACPI MCFG table have been checked at boot time.
51595c5e92fSJiang Liu 	 * For MCFG information constructed from hotpluggable host bridge's
51695c5e92fSJiang Liu 	 * _CBA method, just assume it's reserved.
51795c5e92fSJiang Liu 	 */
51895c5e92fSJiang Liu 	if (pci_mmcfg_running_state)
51995c5e92fSJiang Liu 		return 1;
52095c5e92fSJiang Liu 
5217752d5cfSRobert Hancock 	/* Don't try to do this check unless configuration
522bb63b421SYinghai Lu 	   type 1 is available. how about type 2 ?*/
523a83fe32fSYinghai Lu 	if (raw_pci_ops)
52495c5e92fSJiang Liu 		return is_mmconf_reserved(e820_all_mapped, cfg, dev, 1);
52505c58b8aSYinghai Lu 
5262a76c450SJiang Liu 	return 0;
5277752d5cfSRobert Hancock }
5287752d5cfSRobert Hancock 
5292a76c450SJiang Liu static void __init pci_mmcfg_reject_broken(int early)
5302a76c450SJiang Liu {
5312a76c450SJiang Liu 	struct pci_mmcfg_region *cfg;
532fb9aa6f1SThomas Gleixner 
5332a76c450SJiang Liu 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
53495c5e92fSJiang Liu 		if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) {
53524c97f04SJiang Liu 			pr_info(PREFIX "not using MMCONFIG\n");
5367da7d360SBjorn Helgaas 			free_all_mmcfg();
5372a76c450SJiang Liu 			return;
5382a76c450SJiang Liu 		}
5392a76c450SJiang Liu 	}
540fb9aa6f1SThomas Gleixner }
541fb9aa6f1SThomas Gleixner 
5429a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
5439a08f7d3SBjorn Helgaas 					struct acpi_mcfg_allocation *cfg)
544c4bf2f37SLen Brown {
5459a08f7d3SBjorn Helgaas 	int year;
546c4bf2f37SLen Brown 
5479a08f7d3SBjorn Helgaas 	if (cfg->address < 0xFFFFFFFF)
548c4bf2f37SLen Brown 		return 0;
5499a08f7d3SBjorn Helgaas 
550526018bcSMike Travis 	if (!strncmp(mcfg->header.oem_id, "SGI", 3))
5519a08f7d3SBjorn Helgaas 		return 0;
5529a08f7d3SBjorn Helgaas 
5539a08f7d3SBjorn Helgaas 	if (mcfg->header.revision >= 1) {
5549a08f7d3SBjorn Helgaas 		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
5559a08f7d3SBjorn Helgaas 		    year >= 2010)
5569a08f7d3SBjorn Helgaas 			return 0;
5579a08f7d3SBjorn Helgaas 	}
5589a08f7d3SBjorn Helgaas 
55924c97f04SJiang Liu 	pr_err(PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx "
5609a08f7d3SBjorn Helgaas 	       "is above 4GB, ignored\n", cfg->pci_segment,
5619a08f7d3SBjorn Helgaas 	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
5629a08f7d3SBjorn Helgaas 	return -EINVAL;
563c4bf2f37SLen Brown }
564c4bf2f37SLen Brown 
565c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
566c4bf2f37SLen Brown {
567c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
568d3578ef7SBjorn Helgaas 	struct acpi_mcfg_allocation *cfg_table, *cfg;
569c4bf2f37SLen Brown 	unsigned long i;
5707da7d360SBjorn Helgaas 	int entries;
571c4bf2f37SLen Brown 
572c4bf2f37SLen Brown 	if (!header)
573c4bf2f37SLen Brown 		return -EINVAL;
574c4bf2f37SLen Brown 
575c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
576c4bf2f37SLen Brown 
577c4bf2f37SLen Brown 	/* how many config structures do we have */
5787da7d360SBjorn Helgaas 	free_all_mmcfg();
579e823d6ffSBjorn Helgaas 	entries = 0;
580c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
581c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
582e823d6ffSBjorn Helgaas 		entries++;
583c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
5844b8073e4SPeter Senna Tschudin 	}
585e823d6ffSBjorn Helgaas 	if (entries == 0) {
58624c97f04SJiang Liu 		pr_err(PREFIX "MMCONFIG has no entries\n");
587c4bf2f37SLen Brown 		return -ENODEV;
588c4bf2f37SLen Brown 	}
589c4bf2f37SLen Brown 
590d3578ef7SBjorn Helgaas 	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
591e823d6ffSBjorn Helgaas 	for (i = 0; i < entries; i++) {
592d3578ef7SBjorn Helgaas 		cfg = &cfg_table[i];
593d3578ef7SBjorn Helgaas 		if (acpi_mcfg_check_entry(mcfg, cfg)) {
5947da7d360SBjorn Helgaas 			free_all_mmcfg();
595c4bf2f37SLen Brown 			return -ENODEV;
596c4bf2f37SLen Brown 		}
5977da7d360SBjorn Helgaas 
5987da7d360SBjorn Helgaas 		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
5997da7d360SBjorn Helgaas 				   cfg->end_bus_number, cfg->address) == NULL) {
60024c97f04SJiang Liu 			pr_warn(PREFIX "no memory for MCFG entries\n");
6017da7d360SBjorn Helgaas 			free_all_mmcfg();
6027da7d360SBjorn Helgaas 			return -ENOMEM;
6037da7d360SBjorn Helgaas 		}
604c4bf2f37SLen Brown 	}
605c4bf2f37SLen Brown 
606c4bf2f37SLen Brown 	return 0;
607c4bf2f37SLen Brown }
608c4bf2f37SLen Brown 
609968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
610fb9aa6f1SThomas Gleixner {
611bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
612ff097dddSBjorn Helgaas 	if (list_empty(&pci_mmcfg_list))
613fb9aa6f1SThomas Gleixner 		return;
614fb9aa6f1SThomas Gleixner 
615a3170c1fSJan Beulich 	if (pcibios_last_bus < 0) {
616a3170c1fSJan Beulich 		const struct pci_mmcfg_region *cfg;
617a3170c1fSJan Beulich 
618a3170c1fSJan Beulich 		list_for_each_entry(cfg, &pci_mmcfg_list, list) {
619a3170c1fSJan Beulich 			if (cfg->segment)
620a3170c1fSJan Beulich 				break;
621a3170c1fSJan Beulich 			pcibios_last_bus = cfg->end_bus;
622a3170c1fSJan Beulich 		}
623a3170c1fSJan Beulich 	}
624a3170c1fSJan Beulich 
625ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
626fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
627ebd60cd6SYinghai Lu 	else {
62866e8850aSJiang Liu 		free_all_mmcfg();
6299c95111bSJiang Liu 		pci_mmcfg_arch_init_failed = true;
630fb9aa6f1SThomas Gleixner 	}
631fb9aa6f1SThomas Gleixner }
632fb9aa6f1SThomas Gleixner 
633574a5941SJiang Liu static int __initdata known_bridge;
634574a5941SJiang Liu 
635bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
63605c58b8aSYinghai Lu {
637574a5941SJiang Liu 	if (pci_probe & PCI_PROBE_MMCONF) {
638574a5941SJiang Liu 		if (pci_mmcfg_check_hostbridge())
639574a5941SJiang Liu 			known_bridge = 1;
640574a5941SJiang Liu 		else
641574a5941SJiang Liu 			acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
642bb63b421SYinghai Lu 		__pci_mmcfg_init(1);
64305c58b8aSYinghai Lu 	}
644574a5941SJiang Liu }
64505c58b8aSYinghai Lu 
64605c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
64705c58b8aSYinghai Lu {
648574a5941SJiang Liu 	/* MMCONFIG disabled */
649574a5941SJiang Liu 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
650574a5941SJiang Liu 		return;
651574a5941SJiang Liu 
652574a5941SJiang Liu 	if (known_bridge)
653574a5941SJiang Liu 		return;
654574a5941SJiang Liu 
655574a5941SJiang Liu 	/* MMCONFIG hasn't been enabled yet, try again */
656574a5941SJiang Liu 	if (pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF) {
657574a5941SJiang Liu 		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
658bb63b421SYinghai Lu 		__pci_mmcfg_init(0);
65905c58b8aSYinghai Lu 	}
660574a5941SJiang Liu }
66105c58b8aSYinghai Lu 
662fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
663fb9aa6f1SThomas Gleixner {
66466e8850aSJiang Liu 	struct pci_mmcfg_region *cfg;
66566e8850aSJiang Liu 
66695c5e92fSJiang Liu 	pci_mmcfg_running_state = true;
66795c5e92fSJiang Liu 
66866e8850aSJiang Liu 	/* If we are not using MMCONFIG, don't insert the resources. */
66966e8850aSJiang Liu 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
670fb9aa6f1SThomas Gleixner 		return 1;
671fb9aa6f1SThomas Gleixner 
672fb9aa6f1SThomas Gleixner 	/*
673fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
674fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
675fb9aa6f1SThomas Gleixner 	 * called.
676fb9aa6f1SThomas Gleixner 	 */
67766e8850aSJiang Liu 	list_for_each_entry(cfg, &pci_mmcfg_list, list)
67866e8850aSJiang Liu 		if (!cfg->res.parent)
67966e8850aSJiang Liu 			insert_resource(&iomem_resource, &cfg->res);
680fb9aa6f1SThomas Gleixner 
681fb9aa6f1SThomas Gleixner 	return 0;
682fb9aa6f1SThomas Gleixner }
683fb9aa6f1SThomas Gleixner 
684fb9aa6f1SThomas Gleixner /*
685fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
686fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
687fb9aa6f1SThomas Gleixner  * with other system resources.
688fb9aa6f1SThomas Gleixner  */
689fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
6909c95111bSJiang Liu 
6919c95111bSJiang Liu /* Add MMCFG information for host bridges */
692a18e3690SGreg Kroah-Hartman int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end,
6939c95111bSJiang Liu 			phys_addr_t addr)
6949c95111bSJiang Liu {
6959c95111bSJiang Liu 	int rc;
6969c95111bSJiang Liu 	struct resource *tmp = NULL;
6979c95111bSJiang Liu 	struct pci_mmcfg_region *cfg;
6989c95111bSJiang Liu 
6999c95111bSJiang Liu 	if (!(pci_probe & PCI_PROBE_MMCONF) || pci_mmcfg_arch_init_failed)
7009c95111bSJiang Liu 		return -ENODEV;
7019c95111bSJiang Liu 
70267d470e0SBjorn Helgaas 	if (start > end)
7039c95111bSJiang Liu 		return -EINVAL;
7049c95111bSJiang Liu 
7059c95111bSJiang Liu 	mutex_lock(&pci_mmcfg_lock);
7069c95111bSJiang Liu 	cfg = pci_mmconfig_lookup(seg, start);
7079c95111bSJiang Liu 	if (cfg) {
7089c95111bSJiang Liu 		if (cfg->end_bus < end)
7099c95111bSJiang Liu 			dev_info(dev, FW_INFO
7109c95111bSJiang Liu 				 "MMCONFIG for "
7119c95111bSJiang Liu 				 "domain %04x [bus %02x-%02x] "
7129c95111bSJiang Liu 				 "only partially covers this bridge\n",
7139c95111bSJiang Liu 				  cfg->segment, cfg->start_bus, cfg->end_bus);
7149c95111bSJiang Liu 		mutex_unlock(&pci_mmcfg_lock);
7159c95111bSJiang Liu 		return -EEXIST;
7169c95111bSJiang Liu 	}
7179c95111bSJiang Liu 
71867d470e0SBjorn Helgaas 	if (!addr) {
71967d470e0SBjorn Helgaas 		mutex_unlock(&pci_mmcfg_lock);
72067d470e0SBjorn Helgaas 		return -EINVAL;
72167d470e0SBjorn Helgaas 	}
72267d470e0SBjorn Helgaas 
7239c95111bSJiang Liu 	rc = -EBUSY;
7249c95111bSJiang Liu 	cfg = pci_mmconfig_alloc(seg, start, end, addr);
7259c95111bSJiang Liu 	if (cfg == NULL) {
7269c95111bSJiang Liu 		dev_warn(dev, "fail to add MMCONFIG (out of memory)\n");
7279c95111bSJiang Liu 		rc = -ENOMEM;
7289c95111bSJiang Liu 	} else if (!pci_mmcfg_check_reserved(dev, cfg, 0)) {
7299c95111bSJiang Liu 		dev_warn(dev, FW_BUG "MMCONFIG %pR isn't reserved\n",
7309c95111bSJiang Liu 			 &cfg->res);
7319c95111bSJiang Liu 	} else {
7329c95111bSJiang Liu 		/* Insert resource if it's not in boot stage */
7339c95111bSJiang Liu 		if (pci_mmcfg_running_state)
7349c95111bSJiang Liu 			tmp = insert_resource_conflict(&iomem_resource,
7359c95111bSJiang Liu 						       &cfg->res);
7369c95111bSJiang Liu 
7379c95111bSJiang Liu 		if (tmp) {
7389c95111bSJiang Liu 			dev_warn(dev,
7399c95111bSJiang Liu 				 "MMCONFIG %pR conflicts with "
7409c95111bSJiang Liu 				 "%s %pR\n",
7419c95111bSJiang Liu 				 &cfg->res, tmp->name, tmp);
7429c95111bSJiang Liu 		} else if (pci_mmcfg_arch_map(cfg)) {
7439c95111bSJiang Liu 			dev_warn(dev, "fail to map MMCONFIG %pR.\n",
7449c95111bSJiang Liu 				 &cfg->res);
7459c95111bSJiang Liu 		} else {
7469c95111bSJiang Liu 			list_add_sorted(cfg);
7479c95111bSJiang Liu 			dev_info(dev, "MMCONFIG at %pR (base %#lx)\n",
7489c95111bSJiang Liu 				 &cfg->res, (unsigned long)addr);
7499c95111bSJiang Liu 			cfg = NULL;
7509c95111bSJiang Liu 			rc = 0;
7519c95111bSJiang Liu 		}
7529c95111bSJiang Liu 	}
7539c95111bSJiang Liu 
7549c95111bSJiang Liu 	if (cfg) {
7559c95111bSJiang Liu 		if (cfg->res.parent)
7569c95111bSJiang Liu 			release_resource(&cfg->res);
7579c95111bSJiang Liu 		kfree(cfg);
7589c95111bSJiang Liu 	}
7599c95111bSJiang Liu 
7609c95111bSJiang Liu 	mutex_unlock(&pci_mmcfg_lock);
7619c95111bSJiang Liu 
7629c95111bSJiang Liu 	return rc;
7639c95111bSJiang Liu }
7649c95111bSJiang Liu 
7659c95111bSJiang Liu /* Delete MMCFG information for host bridges */
7669c95111bSJiang Liu int pci_mmconfig_delete(u16 seg, u8 start, u8 end)
7679c95111bSJiang Liu {
7689c95111bSJiang Liu 	struct pci_mmcfg_region *cfg;
7699c95111bSJiang Liu 
7709c95111bSJiang Liu 	mutex_lock(&pci_mmcfg_lock);
7719c95111bSJiang Liu 	list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list)
7729c95111bSJiang Liu 		if (cfg->segment == seg && cfg->start_bus == start &&
7739c95111bSJiang Liu 		    cfg->end_bus == end) {
7749c95111bSJiang Liu 			list_del_rcu(&cfg->list);
7759c95111bSJiang Liu 			synchronize_rcu();
7769c95111bSJiang Liu 			pci_mmcfg_arch_unmap(cfg);
7779c95111bSJiang Liu 			if (cfg->res.parent)
7789c95111bSJiang Liu 				release_resource(&cfg->res);
7799c95111bSJiang Liu 			mutex_unlock(&pci_mmcfg_lock);
7809c95111bSJiang Liu 			kfree(cfg);
7819c95111bSJiang Liu 			return 0;
7829c95111bSJiang Liu 		}
7839c95111bSJiang Liu 	mutex_unlock(&pci_mmcfg_lock);
7849c95111bSJiang Liu 
7859c95111bSJiang Liu 	return -ENOENT;
7869c95111bSJiang Liu }
787