xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 5f0db7a2fb78895a197f64e548333b3bbd433996)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
16*5f0db7a2SFeng Tang #include <linux/sfi_acpi.h>
17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
18068258bcSYinghai Lu #include <linux/sort.h>
19fb9aa6f1SThomas Gleixner #include <asm/e820.h>
2082487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
21*5f0db7a2SFeng Tang #include <asm/acpi.h>
22fb9aa6f1SThomas Gleixner 
23f4a2d584SLen Brown #define PREFIX "PCI: "
24a192a958SLen Brown 
25fb9aa6f1SThomas Gleixner /* aperture is up to 256MB but BIOS may reserve less */
26fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MIN	(2 * 1024*1024)
27fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MAX	(256 * 1024*1024)
28fb9aa6f1SThomas Gleixner 
29fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
30fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
31fb9aa6f1SThomas Gleixner 
32068258bcSYinghai Lu static __init int extend_mmcfg(int num)
33068258bcSYinghai Lu {
34068258bcSYinghai Lu 	struct acpi_mcfg_allocation *new;
35068258bcSYinghai Lu 	int new_num = pci_mmcfg_config_num + num;
36068258bcSYinghai Lu 
37068258bcSYinghai Lu 	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
38068258bcSYinghai Lu 	if (!new)
39068258bcSYinghai Lu 		return -1;
40068258bcSYinghai Lu 
41068258bcSYinghai Lu 	if (pci_mmcfg_config) {
42068258bcSYinghai Lu 		memcpy(new, pci_mmcfg_config,
43068258bcSYinghai Lu 			 sizeof(pci_mmcfg_config[0]) * new_num);
44068258bcSYinghai Lu 		kfree(pci_mmcfg_config);
45068258bcSYinghai Lu 	}
46068258bcSYinghai Lu 	pci_mmcfg_config = new;
47068258bcSYinghai Lu 
48068258bcSYinghai Lu 	return 0;
49068258bcSYinghai Lu }
50068258bcSYinghai Lu 
51068258bcSYinghai Lu static __init void fill_one_mmcfg(u64 addr, int segment, int start, int end)
52068258bcSYinghai Lu {
53068258bcSYinghai Lu 	int i = pci_mmcfg_config_num;
54068258bcSYinghai Lu 
55068258bcSYinghai Lu 	pci_mmcfg_config_num++;
56068258bcSYinghai Lu 	pci_mmcfg_config[i].address = addr;
57068258bcSYinghai Lu 	pci_mmcfg_config[i].pci_segment = segment;
58068258bcSYinghai Lu 	pci_mmcfg_config[i].start_bus_number = start;
59068258bcSYinghai Lu 	pci_mmcfg_config[i].end_bus_number = end;
60068258bcSYinghai Lu }
61068258bcSYinghai Lu 
62fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
63fb9aa6f1SThomas Gleixner {
64fb9aa6f1SThomas Gleixner 	u32 win;
65bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
66fb9aa6f1SThomas Gleixner 
67fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
68fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
69fb9aa6f1SThomas Gleixner 		return NULL;
70068258bcSYinghai Lu 
71068258bcSYinghai Lu 	if (extend_mmcfg(1) == -1)
72068258bcSYinghai Lu 		return NULL;
73068258bcSYinghai Lu 
74068258bcSYinghai Lu 	fill_one_mmcfg(win << 16, 0, 0, 255);
75fb9aa6f1SThomas Gleixner 
76fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
77fb9aa6f1SThomas Gleixner }
78fb9aa6f1SThomas Gleixner 
79fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
80fb9aa6f1SThomas Gleixner {
81fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
82fb9aa6f1SThomas Gleixner 
83bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
84fb9aa6f1SThomas Gleixner 
85fb9aa6f1SThomas Gleixner 	/* Enable bit */
86fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
87068258bcSYinghai Lu 		return NULL;
88fb9aa6f1SThomas Gleixner 
89fb9aa6f1SThomas Gleixner 	/* Size bits */
90fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
91fb9aa6f1SThomas Gleixner 	case 0:
92fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
93fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
94fb9aa6f1SThomas Gleixner 		break;
95fb9aa6f1SThomas Gleixner 	case 1:
96fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
97fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
98fb9aa6f1SThomas Gleixner 		break;
99fb9aa6f1SThomas Gleixner 	case 2:
100fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
101fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
102fb9aa6f1SThomas Gleixner 		break;
103fb9aa6f1SThomas Gleixner 	default:
104068258bcSYinghai Lu 		return NULL;
105fb9aa6f1SThomas Gleixner 	}
106fb9aa6f1SThomas Gleixner 
107fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
108fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
109fb9aa6f1SThomas Gleixner 
110fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
111068258bcSYinghai Lu 		return NULL;
112fb9aa6f1SThomas Gleixner 
113fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
114fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
115fb9aa6f1SThomas Gleixner 		return NULL;
116068258bcSYinghai Lu 
117068258bcSYinghai Lu 	if (extend_mmcfg(1) == -1)
118068258bcSYinghai Lu 		return NULL;
119068258bcSYinghai Lu 
120068258bcSYinghai Lu 	fill_one_mmcfg(pciexbar & mask, 0, 0, (len >> 20) - 1);
121fb9aa6f1SThomas Gleixner 
122fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
123fb9aa6f1SThomas Gleixner }
124fb9aa6f1SThomas Gleixner 
1257fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1267fd0da40SYinghai Lu {
1277fd0da40SYinghai Lu 	u32 low, high, address;
1287fd0da40SYinghai Lu 	u64 base, msr;
1297fd0da40SYinghai Lu 	int i;
1307fd0da40SYinghai Lu 	unsigned segnbits = 0, busnbits;
1317fd0da40SYinghai Lu 
1325f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1335f0b2976SYinghai Lu 		return NULL;
1345f0b2976SYinghai Lu 
1357fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1367fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1377fd0da40SYinghai Lu 		return NULL;
1387fd0da40SYinghai Lu 
1397fd0da40SYinghai Lu 	msr = high;
1407fd0da40SYinghai Lu 	msr <<= 32;
1417fd0da40SYinghai Lu 	msr |= low;
1427fd0da40SYinghai Lu 
1437fd0da40SYinghai Lu 	/* mmconfig is not enable */
1447fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1457fd0da40SYinghai Lu 		return NULL;
1467fd0da40SYinghai Lu 
1477fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1487fd0da40SYinghai Lu 
1497fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1507fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1517fd0da40SYinghai Lu 
1527fd0da40SYinghai Lu 	/*
1537fd0da40SYinghai Lu 	 * only handle bus 0 ?
1547fd0da40SYinghai Lu 	 * need to skip it
1557fd0da40SYinghai Lu 	 */
1567fd0da40SYinghai Lu 	if (!busnbits)
1577fd0da40SYinghai Lu 		return NULL;
1587fd0da40SYinghai Lu 
1597fd0da40SYinghai Lu 	if (busnbits > 8) {
1607fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1617fd0da40SYinghai Lu 		busnbits = 8;
1627fd0da40SYinghai Lu 	}
1637fd0da40SYinghai Lu 
164068258bcSYinghai Lu 	if (extend_mmcfg(1 << segnbits) == -1)
1657fd0da40SYinghai Lu 		return NULL;
1667fd0da40SYinghai Lu 
167068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
168068258bcSYinghai Lu 		fill_one_mmcfg(base + (1<<28) * i, i, 0, (1 << busnbits) - 1);
1697fd0da40SYinghai Lu 
1707fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1717fd0da40SYinghai Lu }
1727fd0da40SYinghai Lu 
1735546d6f5SEd Swierk static bool __initdata mcp55_checked;
1745546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
1755546d6f5SEd Swierk {
1765546d6f5SEd Swierk 	int bus;
1775546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
1785546d6f5SEd Swierk 
1795546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
1805546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
1815546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
1825546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
1835546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
1845546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
1855546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
1865546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
1875546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
1885546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
1895546d6f5SEd Swierk 
1905546d6f5SEd Swierk 	/*
1915546d6f5SEd Swierk 	 * do check if amd fam10h already took over
1925546d6f5SEd Swierk 	 */
1935546d6f5SEd Swierk 	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
1945546d6f5SEd Swierk 		return NULL;
1955546d6f5SEd Swierk 
1965546d6f5SEd Swierk 	mcp55_checked = true;
1975546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
1985546d6f5SEd Swierk 		u64 base;
1995546d6f5SEd Swierk 		u32 l, extcfg;
2005546d6f5SEd Swierk 		u16 vendor, device;
2015546d6f5SEd Swierk 		int start, size_index, end;
2025546d6f5SEd Swierk 
2035546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2045546d6f5SEd Swierk 		vendor = l & 0xffff;
2055546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2065546d6f5SEd Swierk 
2075546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2085546d6f5SEd Swierk 			continue;
2095546d6f5SEd Swierk 
2105546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2115546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2125546d6f5SEd Swierk 
2135546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2145546d6f5SEd Swierk 			continue;
2155546d6f5SEd Swierk 
2165546d6f5SEd Swierk 		if (extend_mmcfg(1) == -1)
2175546d6f5SEd Swierk 			continue;
2185546d6f5SEd Swierk 
2195546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2205546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2215546d6f5SEd Swierk 		/* base could > 4G */
2225546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2235546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2245546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2255546d6f5SEd Swierk 		fill_one_mmcfg(base, 0, start, end);
2265546d6f5SEd Swierk 		mcp55_mmconf_found++;
2275546d6f5SEd Swierk 	}
2285546d6f5SEd Swierk 
2295546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2305546d6f5SEd Swierk 		return NULL;
2315546d6f5SEd Swierk 
2325546d6f5SEd Swierk 	return "nVidia MCP55";
2335546d6f5SEd Swierk }
2345546d6f5SEd Swierk 
235fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2367fd0da40SYinghai Lu 	u32 bus;
2377fd0da40SYinghai Lu 	u32 devfn;
238fb9aa6f1SThomas Gleixner 	u32 vendor;
239fb9aa6f1SThomas Gleixner 	u32 device;
240fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
241fb9aa6f1SThomas Gleixner };
242fb9aa6f1SThomas Gleixner 
243fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2447fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2457fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2467fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2477fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2487fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2497fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2507fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2517fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2525546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
2535546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
254fb9aa6f1SThomas Gleixner };
255fb9aa6f1SThomas Gleixner 
256068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2)
257068258bcSYinghai Lu {
258068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m1 = x1;
259068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m2 = x2;
260068258bcSYinghai Lu 	int start1, start2;
261068258bcSYinghai Lu 
262068258bcSYinghai Lu 	start1 = m1->start_bus_number;
263068258bcSYinghai Lu 	start2 = m2->start_bus_number;
264068258bcSYinghai Lu 
265068258bcSYinghai Lu 	return start1 - start2;
266068258bcSYinghai Lu }
267068258bcSYinghai Lu 
268068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
269068258bcSYinghai Lu {
270068258bcSYinghai Lu 	int i;
271068258bcSYinghai Lu 	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;
272068258bcSYinghai Lu 
273068258bcSYinghai Lu 	/* sort them at first */
274068258bcSYinghai Lu 	sort(pci_mmcfg_config, pci_mmcfg_config_num,
275068258bcSYinghai Lu 		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);
276068258bcSYinghai Lu 
277068258bcSYinghai Lu 	/* last one*/
278068258bcSYinghai Lu 	if (pci_mmcfg_config_num > 0) {
279068258bcSYinghai Lu 		i = pci_mmcfg_config_num - 1;
280068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
281068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
282068258bcSYinghai Lu 			cfg->end_bus_number = 255;
283068258bcSYinghai Lu 	}
284068258bcSYinghai Lu 
285068258bcSYinghai Lu 	/* don't overlap please */
286068258bcSYinghai Lu 	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
287068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
288068258bcSYinghai Lu 		cfgx = &pci_mmcfg_config[i+1];
289068258bcSYinghai Lu 
290068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
291068258bcSYinghai Lu 			cfg->end_bus_number = 255;
292068258bcSYinghai Lu 
293068258bcSYinghai Lu 		if (cfg->end_bus_number >= cfgx->start_bus_number)
294068258bcSYinghai Lu 			cfg->end_bus_number = cfgx->start_bus_number - 1;
295068258bcSYinghai Lu 	}
296068258bcSYinghai Lu }
297068258bcSYinghai Lu 
298fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
299fb9aa6f1SThomas Gleixner {
300fb9aa6f1SThomas Gleixner 	u32 l;
3017fd0da40SYinghai Lu 	u32 bus, devfn;
302fb9aa6f1SThomas Gleixner 	u16 vendor, device;
303fb9aa6f1SThomas Gleixner 	int i;
304fb9aa6f1SThomas Gleixner 	const char *name;
305fb9aa6f1SThomas Gleixner 
306bb63b421SYinghai Lu 	if (!raw_pci_ops)
307bb63b421SYinghai Lu 		return 0;
308bb63b421SYinghai Lu 
309fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
310fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
311fb9aa6f1SThomas Gleixner 
312068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3137fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3147fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
315bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3167fd0da40SYinghai Lu 		vendor = l & 0xffff;
3177fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3187fd0da40SYinghai Lu 
319068258bcSYinghai Lu 		name = NULL;
320fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
321fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
322fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
323068258bcSYinghai Lu 
324068258bcSYinghai Lu 		if (name)
325068258bcSYinghai Lu 			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
326068258bcSYinghai Lu 			       name);
327fb9aa6f1SThomas Gleixner 	}
328fb9aa6f1SThomas Gleixner 
329068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
330068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
331fb9aa6f1SThomas Gleixner 
332068258bcSYinghai Lu 	return pci_mmcfg_config_num != 0;
333fb9aa6f1SThomas Gleixner }
334fb9aa6f1SThomas Gleixner 
335ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
336fb9aa6f1SThomas Gleixner {
337068258bcSYinghai Lu #define PCI_MMCFG_RESOURCE_NAME_LEN 24
338fb9aa6f1SThomas Gleixner 	int i;
339fb9aa6f1SThomas Gleixner 	struct resource *res;
340fb9aa6f1SThomas Gleixner 	char *names;
341fb9aa6f1SThomas Gleixner 	unsigned num_buses;
342fb9aa6f1SThomas Gleixner 
343fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
344fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
345fb9aa6f1SThomas Gleixner 	if (!res) {
346fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
347fb9aa6f1SThomas Gleixner 		return;
348fb9aa6f1SThomas Gleixner 	}
349fb9aa6f1SThomas Gleixner 
350fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
351fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
352fb9aa6f1SThomas Gleixner 		struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i];
353fb9aa6f1SThomas Gleixner 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
354fb9aa6f1SThomas Gleixner 		res->name = names;
355068258bcSYinghai Lu 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN,
356068258bcSYinghai Lu 			 "PCI MMCONFIG %u [%02x-%02x]", cfg->pci_segment,
357068258bcSYinghai Lu 			 cfg->start_bus_number, cfg->end_bus_number);
358068258bcSYinghai Lu 		res->start = cfg->address + (cfg->start_bus_number << 20);
359fb9aa6f1SThomas Gleixner 		res->end = res->start + (num_buses << 20) - 1;
360ebd60cd6SYinghai Lu 		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
361fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
362fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
363fb9aa6f1SThomas Gleixner 	}
364fb9aa6f1SThomas Gleixner 
365fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
366fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
367fb9aa6f1SThomas Gleixner }
368fb9aa6f1SThomas Gleixner 
3697752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3707752d5cfSRobert Hancock 					      void *data)
3717752d5cfSRobert Hancock {
3727752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3737752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3747752d5cfSRobert Hancock 	acpi_status status;
3757752d5cfSRobert Hancock 
3767752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3777752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3787752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3797752d5cfSRobert Hancock 		if (!fixmem32)
3807752d5cfSRobert Hancock 			return AE_OK;
3817752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
38275e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3837752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3847752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3857752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3867752d5cfSRobert Hancock 		}
3877752d5cfSRobert Hancock 	}
3887752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3897752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3907752d5cfSRobert Hancock 		return AE_OK;
3917752d5cfSRobert Hancock 
3927752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3937752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3947752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3957752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3967752d5cfSRobert Hancock 		return AE_OK;
3977752d5cfSRobert Hancock 
3987752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
39975e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
4007752d5cfSRobert Hancock 		mcfg_res->flags = 1;
4017752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4027752d5cfSRobert Hancock 	}
4037752d5cfSRobert Hancock 	return AE_OK;
4047752d5cfSRobert Hancock }
4057752d5cfSRobert Hancock 
4067752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
4077752d5cfSRobert Hancock 		void *context, void **rv)
4087752d5cfSRobert Hancock {
4097752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4107752d5cfSRobert Hancock 
4117752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4127752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4137752d5cfSRobert Hancock 
4147752d5cfSRobert Hancock 	if (mcfg_res->flags)
4157752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4167752d5cfSRobert Hancock 
4177752d5cfSRobert Hancock 	return AE_OK;
4187752d5cfSRobert Hancock }
4197752d5cfSRobert Hancock 
420a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4217752d5cfSRobert Hancock {
4227752d5cfSRobert Hancock 	struct resource mcfg_res;
4237752d5cfSRobert Hancock 
4247752d5cfSRobert Hancock 	mcfg_res.start = start;
42575e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4267752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4277752d5cfSRobert Hancock 
4287752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4297752d5cfSRobert Hancock 
4307752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4317752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4327752d5cfSRobert Hancock 				 NULL);
4337752d5cfSRobert Hancock 
4347752d5cfSRobert Hancock 	return mcfg_res.flags;
4357752d5cfSRobert Hancock }
4367752d5cfSRobert Hancock 
437a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
438a83fe32fSYinghai Lu 
439a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
440a83fe32fSYinghai Lu 		u64 addr, u64 size, int i,
441a83fe32fSYinghai Lu 		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
442a83fe32fSYinghai Lu {
443a83fe32fSYinghai Lu 	u64 old_size = size;
444a83fe32fSYinghai Lu 	int valid = 0;
445a83fe32fSYinghai Lu 
446044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
447a83fe32fSYinghai Lu 		size >>= 1;
448a83fe32fSYinghai Lu 		if (size < (16UL<<20))
449a83fe32fSYinghai Lu 			break;
450a83fe32fSYinghai Lu 	}
451a83fe32fSYinghai Lu 
452a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
453a83fe32fSYinghai Lu 		printk(KERN_NOTICE
454a83fe32fSYinghai Lu 		       "PCI: MCFG area at %Lx reserved in %s\n",
455a83fe32fSYinghai Lu 			addr, with_e820?"E820":"ACPI motherboard resources");
456a83fe32fSYinghai Lu 		valid = 1;
457a83fe32fSYinghai Lu 
458a83fe32fSYinghai Lu 		if (old_size != size) {
459a83fe32fSYinghai Lu 			/* update end_bus_number */
460a83fe32fSYinghai Lu 			cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1);
461a83fe32fSYinghai Lu 			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
462a83fe32fSYinghai Lu 			       "segment %hu buses %u - %u\n",
463a83fe32fSYinghai Lu 			       i, (unsigned long)cfg->address, cfg->pci_segment,
464a83fe32fSYinghai Lu 			       (unsigned int)cfg->start_bus_number,
465a83fe32fSYinghai Lu 			       (unsigned int)cfg->end_bus_number);
466a83fe32fSYinghai Lu 		}
467a83fe32fSYinghai Lu 	}
468a83fe32fSYinghai Lu 
469a83fe32fSYinghai Lu 	return valid;
470a83fe32fSYinghai Lu }
471a83fe32fSYinghai Lu 
472bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
473fb9aa6f1SThomas Gleixner {
474fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
4757752d5cfSRobert Hancock 	int i;
476fb9aa6f1SThomas Gleixner 
477fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
478fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
479fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
480fb9aa6f1SThomas Gleixner 		return;
481fb9aa6f1SThomas Gleixner 
4827752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
48305c58b8aSYinghai Lu 		int valid = 0;
484a83fe32fSYinghai Lu 		u64 addr, size;
485a83fe32fSYinghai Lu 
4867752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
487a83fe32fSYinghai Lu 		addr = cfg->start_bus_number;
488a83fe32fSYinghai Lu 		addr <<= 20;
489a83fe32fSYinghai Lu 		addr += cfg->address;
490a83fe32fSYinghai Lu 		size = cfg->end_bus_number + 1 - cfg->start_bus_number;
491a83fe32fSYinghai Lu 		size <<= 20;
49205c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
4937752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
4947752d5cfSRobert Hancock 		       i, (unsigned long)cfg->address, cfg->pci_segment,
4957752d5cfSRobert Hancock 		       (unsigned int)cfg->start_bus_number,
4967752d5cfSRobert Hancock 		       (unsigned int)cfg->end_bus_number);
49705c58b8aSYinghai Lu 
498*5f0db7a2SFeng Tang 		if (!early && !acpi_disabled)
499a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
50005c58b8aSYinghai Lu 
50105c58b8aSYinghai Lu 		if (valid)
50205c58b8aSYinghai Lu 			continue;
50305c58b8aSYinghai Lu 
50405c58b8aSYinghai Lu 		if (!early)
505fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
5067752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
5077752d5cfSRobert Hancock 			       cfg->address);
508a83fe32fSYinghai Lu 
5097752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
510bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
511a83fe32fSYinghai Lu 		if (raw_pci_ops)
512a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
51305c58b8aSYinghai Lu 
51405c58b8aSYinghai Lu 		if (!valid)
51505c58b8aSYinghai Lu 			goto reject;
5167752d5cfSRobert Hancock 	}
5177752d5cfSRobert Hancock 
518fb9aa6f1SThomas Gleixner 	return;
519fb9aa6f1SThomas Gleixner 
520fb9aa6f1SThomas Gleixner reject:
521ef310237SDave Jones 	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
5220b64ad71SYinghai Lu 	pci_mmcfg_arch_free();
523fb9aa6f1SThomas Gleixner 	kfree(pci_mmcfg_config);
524fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
525fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
526fb9aa6f1SThomas Gleixner }
527fb9aa6f1SThomas Gleixner 
52805c58b8aSYinghai Lu static int __initdata known_bridge;
52905c58b8aSYinghai Lu 
530c4bf2f37SLen Brown static int acpi_mcfg_64bit_base_addr __initdata = FALSE;
531c4bf2f37SLen Brown 
532c4bf2f37SLen Brown /* The physical address of the MMCONFIG aperture.  Set from ACPI tables. */
533c4bf2f37SLen Brown struct acpi_mcfg_allocation *pci_mmcfg_config;
534c4bf2f37SLen Brown int pci_mmcfg_config_num;
535c4bf2f37SLen Brown 
536c4bf2f37SLen Brown static int __init acpi_mcfg_oem_check(struct acpi_table_mcfg *mcfg)
537c4bf2f37SLen Brown {
538c4bf2f37SLen Brown 	if (!strcmp(mcfg->header.oem_id, "SGI"))
539c4bf2f37SLen Brown 		acpi_mcfg_64bit_base_addr = TRUE;
540c4bf2f37SLen Brown 
541c4bf2f37SLen Brown 	return 0;
542c4bf2f37SLen Brown }
543c4bf2f37SLen Brown 
544c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
545c4bf2f37SLen Brown {
546c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
547c4bf2f37SLen Brown 	unsigned long i;
548c4bf2f37SLen Brown 	int config_size;
549c4bf2f37SLen Brown 
550c4bf2f37SLen Brown 	if (!header)
551c4bf2f37SLen Brown 		return -EINVAL;
552c4bf2f37SLen Brown 
553c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
554c4bf2f37SLen Brown 
555c4bf2f37SLen Brown 	/* how many config structures do we have */
556c4bf2f37SLen Brown 	pci_mmcfg_config_num = 0;
557c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
558c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
559c4bf2f37SLen Brown 		++pci_mmcfg_config_num;
560c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
561c4bf2f37SLen Brown 	};
562c4bf2f37SLen Brown 	if (pci_mmcfg_config_num == 0) {
563c4bf2f37SLen Brown 		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
564c4bf2f37SLen Brown 		return -ENODEV;
565c4bf2f37SLen Brown 	}
566c4bf2f37SLen Brown 
567c4bf2f37SLen Brown 	config_size = pci_mmcfg_config_num * sizeof(*pci_mmcfg_config);
568c4bf2f37SLen Brown 	pci_mmcfg_config = kmalloc(config_size, GFP_KERNEL);
569c4bf2f37SLen Brown 	if (!pci_mmcfg_config) {
570c4bf2f37SLen Brown 		printk(KERN_WARNING PREFIX
571c4bf2f37SLen Brown 		       "No memory for MCFG config tables\n");
572c4bf2f37SLen Brown 		return -ENOMEM;
573c4bf2f37SLen Brown 	}
574c4bf2f37SLen Brown 
575c4bf2f37SLen Brown 	memcpy(pci_mmcfg_config, &mcfg[1], config_size);
576c4bf2f37SLen Brown 
577c4bf2f37SLen Brown 	acpi_mcfg_oem_check(mcfg);
578c4bf2f37SLen Brown 
579c4bf2f37SLen Brown 	for (i = 0; i < pci_mmcfg_config_num; ++i) {
580c4bf2f37SLen Brown 		if ((pci_mmcfg_config[i].address > 0xFFFFFFFF) &&
581c4bf2f37SLen Brown 		    !acpi_mcfg_64bit_base_addr) {
582c4bf2f37SLen Brown 			printk(KERN_ERR PREFIX
583c4bf2f37SLen Brown 			       "MMCONFIG not in low 4GB of memory\n");
584c4bf2f37SLen Brown 			kfree(pci_mmcfg_config);
585c4bf2f37SLen Brown 			pci_mmcfg_config_num = 0;
586c4bf2f37SLen Brown 			return -ENODEV;
587c4bf2f37SLen Brown 		}
588c4bf2f37SLen Brown 	}
589c4bf2f37SLen Brown 
590c4bf2f37SLen Brown 	return 0;
591c4bf2f37SLen Brown }
592c4bf2f37SLen Brown 
593968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
594fb9aa6f1SThomas Gleixner {
5957752d5cfSRobert Hancock 	/* MMCONFIG disabled */
5967752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
5977752d5cfSRobert Hancock 		return;
5987752d5cfSRobert Hancock 
5997752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
60005c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
6017752d5cfSRobert Hancock 		return;
6027752d5cfSRobert Hancock 
60305c58b8aSYinghai Lu 	/* for late to exit */
60405c58b8aSYinghai Lu 	if (known_bridge)
60505c58b8aSYinghai Lu 		return;
6067752d5cfSRobert Hancock 
607bb63b421SYinghai Lu 	if (early) {
60805c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
60905c58b8aSYinghai Lu 			known_bridge = 1;
61005c58b8aSYinghai Lu 	}
61105c58b8aSYinghai Lu 
612068258bcSYinghai Lu 	if (!known_bridge)
613*5f0db7a2SFeng Tang 		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
614068258bcSYinghai Lu 
615bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
6167752d5cfSRobert Hancock 
617fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
618fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
619fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
620fb9aa6f1SThomas Gleixner 		return;
621fb9aa6f1SThomas Gleixner 
622ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
623fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
624ebd60cd6SYinghai Lu 	else {
625fb9aa6f1SThomas Gleixner 		/*
626fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
627fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
628fb9aa6f1SThomas Gleixner 		 */
629fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
630fb9aa6f1SThomas Gleixner 	}
631fb9aa6f1SThomas Gleixner }
632fb9aa6f1SThomas Gleixner 
633bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
63405c58b8aSYinghai Lu {
635bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
63605c58b8aSYinghai Lu }
63705c58b8aSYinghai Lu 
63805c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
63905c58b8aSYinghai Lu {
640bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
64105c58b8aSYinghai Lu }
64205c58b8aSYinghai Lu 
643fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
644fb9aa6f1SThomas Gleixner {
645fb9aa6f1SThomas Gleixner 	/*
646fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
647fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
648fb9aa6f1SThomas Gleixner 	 */
649fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
650fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
651fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config_num == 0) ||
652fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
653fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
654fb9aa6f1SThomas Gleixner 		return 1;
655fb9aa6f1SThomas Gleixner 
656fb9aa6f1SThomas Gleixner 	/*
657fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
658fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
659fb9aa6f1SThomas Gleixner 	 * called.
660fb9aa6f1SThomas Gleixner 	 */
661ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
662fb9aa6f1SThomas Gleixner 
663fb9aa6f1SThomas Gleixner 	return 0;
664fb9aa6f1SThomas Gleixner }
665fb9aa6f1SThomas Gleixner 
666fb9aa6f1SThomas Gleixner /*
667fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
668fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
669fb9aa6f1SThomas Gleixner  * with other system resources.
670fb9aa6f1SThomas Gleixner  */
671fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
672