xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 5a0e3ad6af8660be21ca98a971cd00f331318c05)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
165f0db7a2SFeng Tang #include <linux/sfi_acpi.h>
17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
189a08f7d3SBjorn Helgaas #include <linux/dmi.h>
19*5a0e3ad6STejun Heo #include <linux/slab.h>
20fb9aa6f1SThomas Gleixner #include <asm/e820.h>
2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
225f0db7a2SFeng Tang #include <asm/acpi.h>
23fb9aa6f1SThomas Gleixner 
24f4a2d584SLen Brown #define PREFIX "PCI: "
25a192a958SLen Brown 
26fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
27fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
28fb9aa6f1SThomas Gleixner 
29ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list);
30ff097dddSBjorn Helgaas 
31ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg)
327da7d360SBjorn Helgaas {
3356ddf4d3SBjorn Helgaas 	if (cfg->res.parent)
3456ddf4d3SBjorn Helgaas 		release_resource(&cfg->res);
35ff097dddSBjorn Helgaas 	list_del(&cfg->list);
36ff097dddSBjorn Helgaas 	kfree(cfg);
3756ddf4d3SBjorn Helgaas }
38ba2afbabSBjorn Helgaas 
39ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void)
40ba2afbabSBjorn Helgaas {
41ba2afbabSBjorn Helgaas 	struct pci_mmcfg_region *cfg, *tmp;
42ba2afbabSBjorn Helgaas 
43ba2afbabSBjorn Helgaas 	pci_mmcfg_arch_free();
44ba2afbabSBjorn Helgaas 	list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list)
45ba2afbabSBjorn Helgaas 		pci_mmconfig_remove(cfg);
46ff097dddSBjorn Helgaas }
47ff097dddSBjorn Helgaas 
48ff097dddSBjorn Helgaas static __init void list_add_sorted(struct pci_mmcfg_region *new)
49ff097dddSBjorn Helgaas {
50ff097dddSBjorn Helgaas 	struct pci_mmcfg_region *cfg;
51ff097dddSBjorn Helgaas 
52ff097dddSBjorn Helgaas 	/* keep list sorted by segment and starting bus number */
53ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
54ff097dddSBjorn Helgaas 		if (cfg->segment > new->segment ||
55ff097dddSBjorn Helgaas 		    (cfg->segment == new->segment &&
56ff097dddSBjorn Helgaas 		     cfg->start_bus >= new->start_bus)) {
57ff097dddSBjorn Helgaas 			list_add_tail(&new->list, &cfg->list);
58ff097dddSBjorn Helgaas 			return;
59ff097dddSBjorn Helgaas 		}
60ff097dddSBjorn Helgaas 	}
61ff097dddSBjorn Helgaas 	list_add_tail(&new->list, &pci_mmcfg_list);
627da7d360SBjorn Helgaas }
637da7d360SBjorn Helgaas 
64d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
65d215a9c8SBjorn Helgaas 							int end, u64 addr)
66068258bcSYinghai Lu {
67d215a9c8SBjorn Helgaas 	struct pci_mmcfg_region *new;
6856ddf4d3SBjorn Helgaas 	int num_buses;
6956ddf4d3SBjorn Helgaas 	struct resource *res;
70068258bcSYinghai Lu 
71f7ca6984SBjorn Helgaas 	if (addr == 0)
72f7ca6984SBjorn Helgaas 		return NULL;
73f7ca6984SBjorn Helgaas 
74ff097dddSBjorn Helgaas 	new = kzalloc(sizeof(*new), GFP_KERNEL);
75068258bcSYinghai Lu 	if (!new)
767da7d360SBjorn Helgaas 		return NULL;
77068258bcSYinghai Lu 
7895cf1cf0SBjorn Helgaas 	new->address = addr;
7995cf1cf0SBjorn Helgaas 	new->segment = segment;
8095cf1cf0SBjorn Helgaas 	new->start_bus = start;
8195cf1cf0SBjorn Helgaas 	new->end_bus = end;
827da7d360SBjorn Helgaas 
83ff097dddSBjorn Helgaas 	list_add_sorted(new);
84ff097dddSBjorn Helgaas 
8556ddf4d3SBjorn Helgaas 	num_buses = end - start + 1;
8656ddf4d3SBjorn Helgaas 	res = &new->res;
8756ddf4d3SBjorn Helgaas 	res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
8856ddf4d3SBjorn Helgaas 	res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
8956ddf4d3SBjorn Helgaas 	res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
9056ddf4d3SBjorn Helgaas 	snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
9156ddf4d3SBjorn Helgaas 		 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
9256ddf4d3SBjorn Helgaas 	res->name = new->name;
9356ddf4d3SBjorn Helgaas 
948c57786aSBjorn Helgaas 	printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at "
958c57786aSBjorn Helgaas 	       "%pR (base %#lx)\n", segment, start, end, &new->res,
968c57786aSBjorn Helgaas 	       (unsigned long) addr);
978c57786aSBjorn Helgaas 
98ff097dddSBjorn Helgaas 	return new;
99068258bcSYinghai Lu }
100068258bcSYinghai Lu 
101f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus)
102f6e1d8ccSBjorn Helgaas {
103f6e1d8ccSBjorn Helgaas 	struct pci_mmcfg_region *cfg;
104f6e1d8ccSBjorn Helgaas 
105f6e1d8ccSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list)
106f6e1d8ccSBjorn Helgaas 		if (cfg->segment == segment &&
107f6e1d8ccSBjorn Helgaas 		    cfg->start_bus <= bus && bus <= cfg->end_bus)
108f6e1d8ccSBjorn Helgaas 			return cfg;
109f6e1d8ccSBjorn Helgaas 
110f6e1d8ccSBjorn Helgaas 	return NULL;
111f6e1d8ccSBjorn Helgaas }
112f6e1d8ccSBjorn Helgaas 
113fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
114fb9aa6f1SThomas Gleixner {
115fb9aa6f1SThomas Gleixner 	u32 win;
116bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
117fb9aa6f1SThomas Gleixner 
118fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
119fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
120fb9aa6f1SThomas Gleixner 		return NULL;
121068258bcSYinghai Lu 
1227da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
123068258bcSYinghai Lu 		return NULL;
124068258bcSYinghai Lu 
125fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
126fb9aa6f1SThomas Gleixner }
127fb9aa6f1SThomas Gleixner 
128fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
129fb9aa6f1SThomas Gleixner {
130fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
131fb9aa6f1SThomas Gleixner 
132bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
133fb9aa6f1SThomas Gleixner 
134fb9aa6f1SThomas Gleixner 	/* Enable bit */
135fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
136068258bcSYinghai Lu 		return NULL;
137fb9aa6f1SThomas Gleixner 
138fb9aa6f1SThomas Gleixner 	/* Size bits */
139fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
140fb9aa6f1SThomas Gleixner 	case 0:
141fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
142fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
143fb9aa6f1SThomas Gleixner 		break;
144fb9aa6f1SThomas Gleixner 	case 1:
145fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
146fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
147fb9aa6f1SThomas Gleixner 		break;
148fb9aa6f1SThomas Gleixner 	case 2:
149fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
150fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
151fb9aa6f1SThomas Gleixner 		break;
152fb9aa6f1SThomas Gleixner 	default:
153068258bcSYinghai Lu 		return NULL;
154fb9aa6f1SThomas Gleixner 	}
155fb9aa6f1SThomas Gleixner 
156fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
157fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
158fb9aa6f1SThomas Gleixner 
159fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
160068258bcSYinghai Lu 		return NULL;
161fb9aa6f1SThomas Gleixner 
162fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
163fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
164fb9aa6f1SThomas Gleixner 		return NULL;
165068258bcSYinghai Lu 
1667da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
167068258bcSYinghai Lu 		return NULL;
168068258bcSYinghai Lu 
169fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
170fb9aa6f1SThomas Gleixner }
171fb9aa6f1SThomas Gleixner 
1727fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1737fd0da40SYinghai Lu {
1747fd0da40SYinghai Lu 	u32 low, high, address;
1757fd0da40SYinghai Lu 	u64 base, msr;
1767fd0da40SYinghai Lu 	int i;
1777da7d360SBjorn Helgaas 	unsigned segnbits = 0, busnbits, end_bus;
1787fd0da40SYinghai Lu 
1795f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1805f0b2976SYinghai Lu 		return NULL;
1815f0b2976SYinghai Lu 
1827fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1837fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1847fd0da40SYinghai Lu 		return NULL;
1857fd0da40SYinghai Lu 
1867fd0da40SYinghai Lu 	msr = high;
1877fd0da40SYinghai Lu 	msr <<= 32;
1887fd0da40SYinghai Lu 	msr |= low;
1897fd0da40SYinghai Lu 
1907fd0da40SYinghai Lu 	/* mmconfig is not enable */
1917fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1927fd0da40SYinghai Lu 		return NULL;
1937fd0da40SYinghai Lu 
1947fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1957fd0da40SYinghai Lu 
1967fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1977fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1987fd0da40SYinghai Lu 
1997fd0da40SYinghai Lu 	/*
2007fd0da40SYinghai Lu 	 * only handle bus 0 ?
2017fd0da40SYinghai Lu 	 * need to skip it
2027fd0da40SYinghai Lu 	 */
2037fd0da40SYinghai Lu 	if (!busnbits)
2047fd0da40SYinghai Lu 		return NULL;
2057fd0da40SYinghai Lu 
2067fd0da40SYinghai Lu 	if (busnbits > 8) {
2077fd0da40SYinghai Lu 		segnbits = busnbits - 8;
2087fd0da40SYinghai Lu 		busnbits = 8;
2097fd0da40SYinghai Lu 	}
2107fd0da40SYinghai Lu 
2117da7d360SBjorn Helgaas 	end_bus = (1 << busnbits) - 1;
212068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
2137da7d360SBjorn Helgaas 		if (pci_mmconfig_add(i, 0, end_bus,
2147da7d360SBjorn Helgaas 				     base + (1<<28) * i) == NULL) {
2157da7d360SBjorn Helgaas 			free_all_mmcfg();
2167da7d360SBjorn Helgaas 			return NULL;
2177da7d360SBjorn Helgaas 		}
2187fd0da40SYinghai Lu 
2197fd0da40SYinghai Lu 	return "AMD Family 10h NB";
2207fd0da40SYinghai Lu }
2217fd0da40SYinghai Lu 
2225546d6f5SEd Swierk static bool __initdata mcp55_checked;
2235546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
2245546d6f5SEd Swierk {
2255546d6f5SEd Swierk 	int bus;
2265546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
2275546d6f5SEd Swierk 
2285546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
2295546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
2305546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
2315546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
2325546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
2335546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
2345546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
2355546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
2365546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
2375546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
2385546d6f5SEd Swierk 
2395546d6f5SEd Swierk 	/*
2405546d6f5SEd Swierk 	 * do check if amd fam10h already took over
2415546d6f5SEd Swierk 	 */
242ff097dddSBjorn Helgaas 	if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked)
2435546d6f5SEd Swierk 		return NULL;
2445546d6f5SEd Swierk 
2455546d6f5SEd Swierk 	mcp55_checked = true;
2465546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
2475546d6f5SEd Swierk 		u64 base;
2485546d6f5SEd Swierk 		u32 l, extcfg;
2495546d6f5SEd Swierk 		u16 vendor, device;
2505546d6f5SEd Swierk 		int start, size_index, end;
2515546d6f5SEd Swierk 
2525546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2535546d6f5SEd Swierk 		vendor = l & 0xffff;
2545546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2555546d6f5SEd Swierk 
2565546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2575546d6f5SEd Swierk 			continue;
2585546d6f5SEd Swierk 
2595546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2605546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2615546d6f5SEd Swierk 
2625546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2635546d6f5SEd Swierk 			continue;
2645546d6f5SEd Swierk 
2655546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2665546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2675546d6f5SEd Swierk 		/* base could > 4G */
2685546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2695546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2705546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2717da7d360SBjorn Helgaas 		if (pci_mmconfig_add(0, start, end, base) == NULL)
2727da7d360SBjorn Helgaas 			continue;
2735546d6f5SEd Swierk 		mcp55_mmconf_found++;
2745546d6f5SEd Swierk 	}
2755546d6f5SEd Swierk 
2765546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2775546d6f5SEd Swierk 		return NULL;
2785546d6f5SEd Swierk 
2795546d6f5SEd Swierk 	return "nVidia MCP55";
2805546d6f5SEd Swierk }
2815546d6f5SEd Swierk 
282fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2837fd0da40SYinghai Lu 	u32 bus;
2847fd0da40SYinghai Lu 	u32 devfn;
285fb9aa6f1SThomas Gleixner 	u32 vendor;
286fb9aa6f1SThomas Gleixner 	u32 device;
287fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
288fb9aa6f1SThomas Gleixner };
289fb9aa6f1SThomas Gleixner 
290fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2917fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2927fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2937fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2947fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2957fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2967fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2977fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2987fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2995546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
3005546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
301fb9aa6f1SThomas Gleixner };
302fb9aa6f1SThomas Gleixner 
303068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
304068258bcSYinghai Lu {
305987c367bSBjorn Helgaas 	struct pci_mmcfg_region *cfg, *cfgx;
306068258bcSYinghai Lu 
307bb8d4133SThomas Gleixner 	/* Fixup overlaps */
308ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
309d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
310d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
311068258bcSYinghai Lu 
312bb8d4133SThomas Gleixner 		/* Don't access the list head ! */
313bb8d4133SThomas Gleixner 		if (cfg->list.next == &pci_mmcfg_list)
314bb8d4133SThomas Gleixner 			break;
315bb8d4133SThomas Gleixner 
316ff097dddSBjorn Helgaas 		cfgx = list_entry(cfg->list.next, typeof(*cfg), list);
317bb8d4133SThomas Gleixner 		if (cfg->end_bus >= cfgx->start_bus)
318d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfgx->start_bus - 1;
319068258bcSYinghai Lu 	}
320068258bcSYinghai Lu }
321068258bcSYinghai Lu 
322fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
323fb9aa6f1SThomas Gleixner {
324fb9aa6f1SThomas Gleixner 	u32 l;
3257fd0da40SYinghai Lu 	u32 bus, devfn;
326fb9aa6f1SThomas Gleixner 	u16 vendor, device;
327fb9aa6f1SThomas Gleixner 	int i;
328fb9aa6f1SThomas Gleixner 	const char *name;
329fb9aa6f1SThomas Gleixner 
330bb63b421SYinghai Lu 	if (!raw_pci_ops)
331bb63b421SYinghai Lu 		return 0;
332bb63b421SYinghai Lu 
3337da7d360SBjorn Helgaas 	free_all_mmcfg();
334fb9aa6f1SThomas Gleixner 
335068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3367fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3377fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
338bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3397fd0da40SYinghai Lu 		vendor = l & 0xffff;
3407fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3417fd0da40SYinghai Lu 
342068258bcSYinghai Lu 		name = NULL;
343fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
344fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
345fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
346068258bcSYinghai Lu 
347068258bcSYinghai Lu 		if (name)
3488c57786aSBjorn Helgaas 			printk(KERN_INFO PREFIX "%s with MMCONFIG support\n",
349068258bcSYinghai Lu 			       name);
350fb9aa6f1SThomas Gleixner 	}
351fb9aa6f1SThomas Gleixner 
352068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
353068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
354fb9aa6f1SThomas Gleixner 
355ff097dddSBjorn Helgaas 	return !list_empty(&pci_mmcfg_list);
356fb9aa6f1SThomas Gleixner }
357fb9aa6f1SThomas Gleixner 
358ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
359fb9aa6f1SThomas Gleixner {
36056ddf4d3SBjorn Helgaas 	struct pci_mmcfg_region *cfg;
361fb9aa6f1SThomas Gleixner 
362ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list)
36356ddf4d3SBjorn Helgaas 		insert_resource(&iomem_resource, &cfg->res);
364fb9aa6f1SThomas Gleixner 
365fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
366fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
367fb9aa6f1SThomas Gleixner }
368fb9aa6f1SThomas Gleixner 
3697752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3707752d5cfSRobert Hancock 					      void *data)
3717752d5cfSRobert Hancock {
3727752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3737752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3747752d5cfSRobert Hancock 	acpi_status status;
3757752d5cfSRobert Hancock 
3767752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3777752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3787752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3797752d5cfSRobert Hancock 		if (!fixmem32)
3807752d5cfSRobert Hancock 			return AE_OK;
3817752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
38275e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3837752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3847752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3857752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3867752d5cfSRobert Hancock 		}
3877752d5cfSRobert Hancock 	}
3887752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3897752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3907752d5cfSRobert Hancock 		return AE_OK;
3917752d5cfSRobert Hancock 
3927752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3937752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3947752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3957752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3967752d5cfSRobert Hancock 		return AE_OK;
3977752d5cfSRobert Hancock 
3987752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
39975e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
4007752d5cfSRobert Hancock 		mcfg_res->flags = 1;
4017752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4027752d5cfSRobert Hancock 	}
4037752d5cfSRobert Hancock 	return AE_OK;
4047752d5cfSRobert Hancock }
4057752d5cfSRobert Hancock 
4067752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
4077752d5cfSRobert Hancock 		void *context, void **rv)
4087752d5cfSRobert Hancock {
4097752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4107752d5cfSRobert Hancock 
4117752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4127752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4137752d5cfSRobert Hancock 
4147752d5cfSRobert Hancock 	if (mcfg_res->flags)
4157752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4167752d5cfSRobert Hancock 
4177752d5cfSRobert Hancock 	return AE_OK;
4187752d5cfSRobert Hancock }
4197752d5cfSRobert Hancock 
420a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4217752d5cfSRobert Hancock {
4227752d5cfSRobert Hancock 	struct resource mcfg_res;
4237752d5cfSRobert Hancock 
4247752d5cfSRobert Hancock 	mcfg_res.start = start;
42575e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4267752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4277752d5cfSRobert Hancock 
4287752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4297752d5cfSRobert Hancock 
4307752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4317752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4327752d5cfSRobert Hancock 				 NULL);
4337752d5cfSRobert Hancock 
4347752d5cfSRobert Hancock 	return mcfg_res.flags;
4357752d5cfSRobert Hancock }
4367752d5cfSRobert Hancock 
437a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
438a83fe32fSYinghai Lu 
439a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
4408c57786aSBjorn Helgaas 				    struct pci_mmcfg_region *cfg, int with_e820)
441a83fe32fSYinghai Lu {
4422f2a8b9cSBjorn Helgaas 	u64 addr = cfg->res.start;
4432f2a8b9cSBjorn Helgaas 	u64 size = resource_size(&cfg->res);
444a83fe32fSYinghai Lu 	u64 old_size = size;
44556ddf4d3SBjorn Helgaas 	int valid = 0, num_buses;
446a83fe32fSYinghai Lu 
447044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
448a83fe32fSYinghai Lu 		size >>= 1;
449a83fe32fSYinghai Lu 		if (size < (16UL<<20))
450a83fe32fSYinghai Lu 			break;
451a83fe32fSYinghai Lu 	}
452a83fe32fSYinghai Lu 
453a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
4548c57786aSBjorn Helgaas 		printk(KERN_INFO PREFIX "MMCONFIG at %pR reserved in %s\n",
4558c57786aSBjorn Helgaas 		       &cfg->res,
4568c57786aSBjorn Helgaas 		       with_e820 ? "E820" : "ACPI motherboard resources");
457a83fe32fSYinghai Lu 		valid = 1;
458a83fe32fSYinghai Lu 
459a83fe32fSYinghai Lu 		if (old_size != size) {
460d7e6b66fSBjorn Helgaas 			/* update end_bus */
461d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
46256ddf4d3SBjorn Helgaas 			num_buses = cfg->end_bus - cfg->start_bus + 1;
46356ddf4d3SBjorn Helgaas 			cfg->res.end = cfg->res.start +
46456ddf4d3SBjorn Helgaas 			    PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
46556ddf4d3SBjorn Helgaas 			snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
46656ddf4d3SBjorn Helgaas 				 "PCI MMCONFIG %04x [bus %02x-%02x]",
46756ddf4d3SBjorn Helgaas 				 cfg->segment, cfg->start_bus, cfg->end_bus);
4688c57786aSBjorn Helgaas 			printk(KERN_INFO PREFIX
4698c57786aSBjorn Helgaas 			       "MMCONFIG for %04x [bus%02x-%02x] "
4708c57786aSBjorn Helgaas 			       "at %pR (base %#lx) (size reduced!)\n",
4718c57786aSBjorn Helgaas 			       cfg->segment, cfg->start_bus, cfg->end_bus,
4728c57786aSBjorn Helgaas 			       &cfg->res, (unsigned long) cfg->address);
473a83fe32fSYinghai Lu 		}
474a83fe32fSYinghai Lu 	}
475a83fe32fSYinghai Lu 
476a83fe32fSYinghai Lu 	return valid;
477a83fe32fSYinghai Lu }
478a83fe32fSYinghai Lu 
479bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
480fb9aa6f1SThomas Gleixner {
481987c367bSBjorn Helgaas 	struct pci_mmcfg_region *cfg;
482fb9aa6f1SThomas Gleixner 
483ff097dddSBjorn Helgaas 	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
48456ddf4d3SBjorn Helgaas 		int valid = 0;
485a83fe32fSYinghai Lu 
4865f0db7a2SFeng Tang 		if (!early && !acpi_disabled)
4878c57786aSBjorn Helgaas 			valid = is_mmconf_reserved(is_acpi_reserved, cfg, 0);
48805c58b8aSYinghai Lu 
48905c58b8aSYinghai Lu 		if (valid)
49005c58b8aSYinghai Lu 			continue;
49105c58b8aSYinghai Lu 
49205c58b8aSYinghai Lu 		if (!early)
4938c57786aSBjorn Helgaas 			printk(KERN_ERR FW_BUG PREFIX
4948c57786aSBjorn Helgaas 			       "MMCONFIG at %pR not reserved in "
4958c57786aSBjorn Helgaas 			       "ACPI motherboard resources\n", &cfg->res);
496a83fe32fSYinghai Lu 
4977752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
498bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
499a83fe32fSYinghai Lu 		if (raw_pci_ops)
5008c57786aSBjorn Helgaas 			valid = is_mmconf_reserved(e820_all_mapped, cfg, 1);
50105c58b8aSYinghai Lu 
50205c58b8aSYinghai Lu 		if (!valid)
50305c58b8aSYinghai Lu 			goto reject;
5047752d5cfSRobert Hancock 	}
5057752d5cfSRobert Hancock 
506fb9aa6f1SThomas Gleixner 	return;
507fb9aa6f1SThomas Gleixner 
508fb9aa6f1SThomas Gleixner reject:
5098c57786aSBjorn Helgaas 	printk(KERN_INFO PREFIX "not using MMCONFIG\n");
5107da7d360SBjorn Helgaas 	free_all_mmcfg();
511fb9aa6f1SThomas Gleixner }
512fb9aa6f1SThomas Gleixner 
51305c58b8aSYinghai Lu static int __initdata known_bridge;
51405c58b8aSYinghai Lu 
5159a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
5169a08f7d3SBjorn Helgaas 					struct acpi_mcfg_allocation *cfg)
517c4bf2f37SLen Brown {
5189a08f7d3SBjorn Helgaas 	int year;
519c4bf2f37SLen Brown 
5209a08f7d3SBjorn Helgaas 	if (cfg->address < 0xFFFFFFFF)
521c4bf2f37SLen Brown 		return 0;
5229a08f7d3SBjorn Helgaas 
5239a08f7d3SBjorn Helgaas 	if (!strcmp(mcfg->header.oem_id, "SGI"))
5249a08f7d3SBjorn Helgaas 		return 0;
5259a08f7d3SBjorn Helgaas 
5269a08f7d3SBjorn Helgaas 	if (mcfg->header.revision >= 1) {
5279a08f7d3SBjorn Helgaas 		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
5289a08f7d3SBjorn Helgaas 		    year >= 2010)
5299a08f7d3SBjorn Helgaas 			return 0;
5309a08f7d3SBjorn Helgaas 	}
5319a08f7d3SBjorn Helgaas 
5328c57786aSBjorn Helgaas 	printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx "
5339a08f7d3SBjorn Helgaas 	       "is above 4GB, ignored\n", cfg->pci_segment,
5349a08f7d3SBjorn Helgaas 	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
5359a08f7d3SBjorn Helgaas 	return -EINVAL;
536c4bf2f37SLen Brown }
537c4bf2f37SLen Brown 
538c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
539c4bf2f37SLen Brown {
540c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
541d3578ef7SBjorn Helgaas 	struct acpi_mcfg_allocation *cfg_table, *cfg;
542c4bf2f37SLen Brown 	unsigned long i;
5437da7d360SBjorn Helgaas 	int entries;
544c4bf2f37SLen Brown 
545c4bf2f37SLen Brown 	if (!header)
546c4bf2f37SLen Brown 		return -EINVAL;
547c4bf2f37SLen Brown 
548c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
549c4bf2f37SLen Brown 
550c4bf2f37SLen Brown 	/* how many config structures do we have */
5517da7d360SBjorn Helgaas 	free_all_mmcfg();
552e823d6ffSBjorn Helgaas 	entries = 0;
553c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
554c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
555e823d6ffSBjorn Helgaas 		entries++;
556c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
557c4bf2f37SLen Brown 	};
558e823d6ffSBjorn Helgaas 	if (entries == 0) {
559c4bf2f37SLen Brown 		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
560c4bf2f37SLen Brown 		return -ENODEV;
561c4bf2f37SLen Brown 	}
562c4bf2f37SLen Brown 
563d3578ef7SBjorn Helgaas 	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
564e823d6ffSBjorn Helgaas 	for (i = 0; i < entries; i++) {
565d3578ef7SBjorn Helgaas 		cfg = &cfg_table[i];
566d3578ef7SBjorn Helgaas 		if (acpi_mcfg_check_entry(mcfg, cfg)) {
5677da7d360SBjorn Helgaas 			free_all_mmcfg();
568c4bf2f37SLen Brown 			return -ENODEV;
569c4bf2f37SLen Brown 		}
5707da7d360SBjorn Helgaas 
5717da7d360SBjorn Helgaas 		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
5727da7d360SBjorn Helgaas 				   cfg->end_bus_number, cfg->address) == NULL) {
5737da7d360SBjorn Helgaas 			printk(KERN_WARNING PREFIX
5747da7d360SBjorn Helgaas 			       "no memory for MCFG entries\n");
5757da7d360SBjorn Helgaas 			free_all_mmcfg();
5767da7d360SBjorn Helgaas 			return -ENOMEM;
5777da7d360SBjorn Helgaas 		}
578c4bf2f37SLen Brown 	}
579c4bf2f37SLen Brown 
580c4bf2f37SLen Brown 	return 0;
581c4bf2f37SLen Brown }
582c4bf2f37SLen Brown 
583968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
584fb9aa6f1SThomas Gleixner {
5857752d5cfSRobert Hancock 	/* MMCONFIG disabled */
5867752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
5877752d5cfSRobert Hancock 		return;
5887752d5cfSRobert Hancock 
5897752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
59005c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
5917752d5cfSRobert Hancock 		return;
5927752d5cfSRobert Hancock 
59305c58b8aSYinghai Lu 	/* for late to exit */
59405c58b8aSYinghai Lu 	if (known_bridge)
59505c58b8aSYinghai Lu 		return;
5967752d5cfSRobert Hancock 
597bb63b421SYinghai Lu 	if (early) {
59805c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
59905c58b8aSYinghai Lu 			known_bridge = 1;
60005c58b8aSYinghai Lu 	}
60105c58b8aSYinghai Lu 
602068258bcSYinghai Lu 	if (!known_bridge)
6035f0db7a2SFeng Tang 		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
604068258bcSYinghai Lu 
605bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
6067752d5cfSRobert Hancock 
607ff097dddSBjorn Helgaas 	if (list_empty(&pci_mmcfg_list))
608fb9aa6f1SThomas Gleixner 		return;
609fb9aa6f1SThomas Gleixner 
610ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
611fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
612ebd60cd6SYinghai Lu 	else {
613fb9aa6f1SThomas Gleixner 		/*
614fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
615fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
616fb9aa6f1SThomas Gleixner 		 */
617fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
618fb9aa6f1SThomas Gleixner 	}
619fb9aa6f1SThomas Gleixner }
620fb9aa6f1SThomas Gleixner 
621bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
62205c58b8aSYinghai Lu {
623bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
62405c58b8aSYinghai Lu }
62505c58b8aSYinghai Lu 
62605c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
62705c58b8aSYinghai Lu {
628bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
62905c58b8aSYinghai Lu }
63005c58b8aSYinghai Lu 
631fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
632fb9aa6f1SThomas Gleixner {
633fb9aa6f1SThomas Gleixner 	/*
634fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
635fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
636fb9aa6f1SThomas Gleixner 	 */
637fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
638fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
639ff097dddSBjorn Helgaas 	    list_empty(&pci_mmcfg_list))
640fb9aa6f1SThomas Gleixner 		return 1;
641fb9aa6f1SThomas Gleixner 
642fb9aa6f1SThomas Gleixner 	/*
643fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
644fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
645fb9aa6f1SThomas Gleixner 	 * called.
646fb9aa6f1SThomas Gleixner 	 */
647ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
648fb9aa6f1SThomas Gleixner 
649fb9aa6f1SThomas Gleixner 	return 0;
650fb9aa6f1SThomas Gleixner }
651fb9aa6f1SThomas Gleixner 
652fb9aa6f1SThomas Gleixner /*
653fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
654fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
655fb9aa6f1SThomas Gleixner  * with other system resources.
656fb9aa6f1SThomas Gleixner  */
657fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
658