xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 56ddf4d3cf04e80254d3d721c6bea2f8ec44c41a)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
165f0db7a2SFeng Tang #include <linux/sfi_acpi.h>
17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
189a08f7d3SBjorn Helgaas #include <linux/dmi.h>
19068258bcSYinghai Lu #include <linux/sort.h>
20fb9aa6f1SThomas Gleixner #include <asm/e820.h>
2182487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
225f0db7a2SFeng Tang #include <asm/acpi.h>
23fb9aa6f1SThomas Gleixner 
24f4a2d584SLen Brown #define PREFIX "PCI: "
25a192a958SLen Brown 
26fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
27fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
28fb9aa6f1SThomas Gleixner 
297da7d360SBjorn Helgaas static __init void free_all_mmcfg(void)
307da7d360SBjorn Helgaas {
31*56ddf4d3SBjorn Helgaas 	int i;
32*56ddf4d3SBjorn Helgaas 	struct pci_mmcfg_region *cfg;
33*56ddf4d3SBjorn Helgaas 
347da7d360SBjorn Helgaas 	pci_mmcfg_arch_free();
35*56ddf4d3SBjorn Helgaas 	for (i = 0; i < pci_mmcfg_config_num; i++) {
36*56ddf4d3SBjorn Helgaas 		cfg = &pci_mmcfg_config[i];
37*56ddf4d3SBjorn Helgaas 		if (cfg->res.parent)
38*56ddf4d3SBjorn Helgaas 			release_resource(&cfg->res);
39*56ddf4d3SBjorn Helgaas 	}
407da7d360SBjorn Helgaas 	pci_mmcfg_config_num = 0;
417da7d360SBjorn Helgaas 	kfree(pci_mmcfg_config);
427da7d360SBjorn Helgaas 	pci_mmcfg_config = NULL;
437da7d360SBjorn Helgaas }
447da7d360SBjorn Helgaas 
45d215a9c8SBjorn Helgaas static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
46d215a9c8SBjorn Helgaas 							int end, u64 addr)
47068258bcSYinghai Lu {
48d215a9c8SBjorn Helgaas 	struct pci_mmcfg_region *new;
497da7d360SBjorn Helgaas 	int new_num = pci_mmcfg_config_num + 1;
507da7d360SBjorn Helgaas 	int i = pci_mmcfg_config_num;
51*56ddf4d3SBjorn Helgaas 	int num_buses;
52*56ddf4d3SBjorn Helgaas 	struct resource *res;
53068258bcSYinghai Lu 
54f7ca6984SBjorn Helgaas 	if (addr == 0)
55f7ca6984SBjorn Helgaas 		return NULL;
56f7ca6984SBjorn Helgaas 
57068258bcSYinghai Lu 	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
58068258bcSYinghai Lu 	if (!new)
597da7d360SBjorn Helgaas 		return NULL;
60068258bcSYinghai Lu 
61068258bcSYinghai Lu 	if (pci_mmcfg_config) {
62068258bcSYinghai Lu 		memcpy(new, pci_mmcfg_config,
63068258bcSYinghai Lu 			 sizeof(pci_mmcfg_config[0]) * new_num);
64068258bcSYinghai Lu 		kfree(pci_mmcfg_config);
65068258bcSYinghai Lu 	}
66068258bcSYinghai Lu 	pci_mmcfg_config = new;
67068258bcSYinghai Lu 	pci_mmcfg_config_num++;
6895cf1cf0SBjorn Helgaas 
6995cf1cf0SBjorn Helgaas 	new = &pci_mmcfg_config[i];
7095cf1cf0SBjorn Helgaas 
7195cf1cf0SBjorn Helgaas 	new->address = addr;
7295cf1cf0SBjorn Helgaas 	new->segment = segment;
7395cf1cf0SBjorn Helgaas 	new->start_bus = start;
7495cf1cf0SBjorn Helgaas 	new->end_bus = end;
757da7d360SBjorn Helgaas 
76*56ddf4d3SBjorn Helgaas 	num_buses = end - start + 1;
77*56ddf4d3SBjorn Helgaas 	res = &new->res;
78*56ddf4d3SBjorn Helgaas 	res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
79*56ddf4d3SBjorn Helgaas 	res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
80*56ddf4d3SBjorn Helgaas 	res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
81*56ddf4d3SBjorn Helgaas 	snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
82*56ddf4d3SBjorn Helgaas 		 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
83*56ddf4d3SBjorn Helgaas 	res->name = new->name;
84*56ddf4d3SBjorn Helgaas 
857da7d360SBjorn Helgaas 	return &pci_mmcfg_config[i];
86068258bcSYinghai Lu }
87068258bcSYinghai Lu 
88fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
89fb9aa6f1SThomas Gleixner {
90fb9aa6f1SThomas Gleixner 	u32 win;
91bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
92fb9aa6f1SThomas Gleixner 
93fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
94fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
95fb9aa6f1SThomas Gleixner 		return NULL;
96068258bcSYinghai Lu 
977da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
98068258bcSYinghai Lu 		return NULL;
99068258bcSYinghai Lu 
100fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
101fb9aa6f1SThomas Gleixner }
102fb9aa6f1SThomas Gleixner 
103fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
104fb9aa6f1SThomas Gleixner {
105fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
106fb9aa6f1SThomas Gleixner 
107bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
108fb9aa6f1SThomas Gleixner 
109fb9aa6f1SThomas Gleixner 	/* Enable bit */
110fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
111068258bcSYinghai Lu 		return NULL;
112fb9aa6f1SThomas Gleixner 
113fb9aa6f1SThomas Gleixner 	/* Size bits */
114fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
115fb9aa6f1SThomas Gleixner 	case 0:
116fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
117fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
118fb9aa6f1SThomas Gleixner 		break;
119fb9aa6f1SThomas Gleixner 	case 1:
120fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
121fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
122fb9aa6f1SThomas Gleixner 		break;
123fb9aa6f1SThomas Gleixner 	case 2:
124fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
125fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
126fb9aa6f1SThomas Gleixner 		break;
127fb9aa6f1SThomas Gleixner 	default:
128068258bcSYinghai Lu 		return NULL;
129fb9aa6f1SThomas Gleixner 	}
130fb9aa6f1SThomas Gleixner 
131fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
132fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
133fb9aa6f1SThomas Gleixner 
134fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
135068258bcSYinghai Lu 		return NULL;
136fb9aa6f1SThomas Gleixner 
137fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
138fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
139fb9aa6f1SThomas Gleixner 		return NULL;
140068258bcSYinghai Lu 
1417da7d360SBjorn Helgaas 	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
142068258bcSYinghai Lu 		return NULL;
143068258bcSYinghai Lu 
144fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
145fb9aa6f1SThomas Gleixner }
146fb9aa6f1SThomas Gleixner 
1477fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1487fd0da40SYinghai Lu {
1497fd0da40SYinghai Lu 	u32 low, high, address;
1507fd0da40SYinghai Lu 	u64 base, msr;
1517fd0da40SYinghai Lu 	int i;
1527da7d360SBjorn Helgaas 	unsigned segnbits = 0, busnbits, end_bus;
1537fd0da40SYinghai Lu 
1545f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1555f0b2976SYinghai Lu 		return NULL;
1565f0b2976SYinghai Lu 
1577fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1587fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1597fd0da40SYinghai Lu 		return NULL;
1607fd0da40SYinghai Lu 
1617fd0da40SYinghai Lu 	msr = high;
1627fd0da40SYinghai Lu 	msr <<= 32;
1637fd0da40SYinghai Lu 	msr |= low;
1647fd0da40SYinghai Lu 
1657fd0da40SYinghai Lu 	/* mmconfig is not enable */
1667fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1677fd0da40SYinghai Lu 		return NULL;
1687fd0da40SYinghai Lu 
1697fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1707fd0da40SYinghai Lu 
1717fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1727fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1737fd0da40SYinghai Lu 
1747fd0da40SYinghai Lu 	/*
1757fd0da40SYinghai Lu 	 * only handle bus 0 ?
1767fd0da40SYinghai Lu 	 * need to skip it
1777fd0da40SYinghai Lu 	 */
1787fd0da40SYinghai Lu 	if (!busnbits)
1797fd0da40SYinghai Lu 		return NULL;
1807fd0da40SYinghai Lu 
1817fd0da40SYinghai Lu 	if (busnbits > 8) {
1827fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1837fd0da40SYinghai Lu 		busnbits = 8;
1847fd0da40SYinghai Lu 	}
1857fd0da40SYinghai Lu 
1867da7d360SBjorn Helgaas 	end_bus = (1 << busnbits) - 1;
187068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
1887da7d360SBjorn Helgaas 		if (pci_mmconfig_add(i, 0, end_bus,
1897da7d360SBjorn Helgaas 				     base + (1<<28) * i) == NULL) {
1907da7d360SBjorn Helgaas 			free_all_mmcfg();
1917da7d360SBjorn Helgaas 			return NULL;
1927da7d360SBjorn Helgaas 		}
1937fd0da40SYinghai Lu 
1947fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1957fd0da40SYinghai Lu }
1967fd0da40SYinghai Lu 
1975546d6f5SEd Swierk static bool __initdata mcp55_checked;
1985546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
1995546d6f5SEd Swierk {
2005546d6f5SEd Swierk 	int bus;
2015546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
2025546d6f5SEd Swierk 
2035546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
2045546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
2055546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
2065546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
2075546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
2085546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
2095546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
2105546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
2115546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
2125546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
2135546d6f5SEd Swierk 
2145546d6f5SEd Swierk 	/*
2155546d6f5SEd Swierk 	 * do check if amd fam10h already took over
2165546d6f5SEd Swierk 	 */
2175546d6f5SEd Swierk 	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
2185546d6f5SEd Swierk 		return NULL;
2195546d6f5SEd Swierk 
2205546d6f5SEd Swierk 	mcp55_checked = true;
2215546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
2225546d6f5SEd Swierk 		u64 base;
2235546d6f5SEd Swierk 		u32 l, extcfg;
2245546d6f5SEd Swierk 		u16 vendor, device;
2255546d6f5SEd Swierk 		int start, size_index, end;
2265546d6f5SEd Swierk 
2275546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2285546d6f5SEd Swierk 		vendor = l & 0xffff;
2295546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2305546d6f5SEd Swierk 
2315546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2325546d6f5SEd Swierk 			continue;
2335546d6f5SEd Swierk 
2345546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2355546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2365546d6f5SEd Swierk 
2375546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2385546d6f5SEd Swierk 			continue;
2395546d6f5SEd Swierk 
2405546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2415546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2425546d6f5SEd Swierk 		/* base could > 4G */
2435546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2445546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2455546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2467da7d360SBjorn Helgaas 		if (pci_mmconfig_add(0, start, end, base) == NULL)
2477da7d360SBjorn Helgaas 			continue;
2485546d6f5SEd Swierk 		mcp55_mmconf_found++;
2495546d6f5SEd Swierk 	}
2505546d6f5SEd Swierk 
2515546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2525546d6f5SEd Swierk 		return NULL;
2535546d6f5SEd Swierk 
2545546d6f5SEd Swierk 	return "nVidia MCP55";
2555546d6f5SEd Swierk }
2565546d6f5SEd Swierk 
257fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2587fd0da40SYinghai Lu 	u32 bus;
2597fd0da40SYinghai Lu 	u32 devfn;
260fb9aa6f1SThomas Gleixner 	u32 vendor;
261fb9aa6f1SThomas Gleixner 	u32 device;
262fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
263fb9aa6f1SThomas Gleixner };
264fb9aa6f1SThomas Gleixner 
265fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2667fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2677fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2687fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2697fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2707fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2717fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2727fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2737fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2745546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
2755546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
276fb9aa6f1SThomas Gleixner };
277fb9aa6f1SThomas Gleixner 
278068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2)
279068258bcSYinghai Lu {
280068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m1 = x1;
281068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m2 = x2;
282068258bcSYinghai Lu 	int start1, start2;
283068258bcSYinghai Lu 
284d7e6b66fSBjorn Helgaas 	start1 = m1->start_bus;
285d7e6b66fSBjorn Helgaas 	start2 = m2->start_bus;
286068258bcSYinghai Lu 
287068258bcSYinghai Lu 	return start1 - start2;
288068258bcSYinghai Lu }
289068258bcSYinghai Lu 
290068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
291068258bcSYinghai Lu {
292068258bcSYinghai Lu 	int i;
293068258bcSYinghai Lu 	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;
294068258bcSYinghai Lu 
295068258bcSYinghai Lu 	/* sort them at first */
296068258bcSYinghai Lu 	sort(pci_mmcfg_config, pci_mmcfg_config_num,
297068258bcSYinghai Lu 		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);
298068258bcSYinghai Lu 
299068258bcSYinghai Lu 	/* last one*/
300068258bcSYinghai Lu 	if (pci_mmcfg_config_num > 0) {
301068258bcSYinghai Lu 		i = pci_mmcfg_config_num - 1;
302068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
303d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
304d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
305068258bcSYinghai Lu 	}
306068258bcSYinghai Lu 
307068258bcSYinghai Lu 	/* don't overlap please */
308068258bcSYinghai Lu 	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
309068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
310068258bcSYinghai Lu 		cfgx = &pci_mmcfg_config[i+1];
311068258bcSYinghai Lu 
312d7e6b66fSBjorn Helgaas 		if (cfg->end_bus < cfg->start_bus)
313d7e6b66fSBjorn Helgaas 			cfg->end_bus = 255;
314068258bcSYinghai Lu 
315d7e6b66fSBjorn Helgaas 		if (cfg->end_bus >= cfgx->start_bus)
316d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfgx->start_bus - 1;
317068258bcSYinghai Lu 	}
318068258bcSYinghai Lu }
319068258bcSYinghai Lu 
320fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
321fb9aa6f1SThomas Gleixner {
322fb9aa6f1SThomas Gleixner 	u32 l;
3237fd0da40SYinghai Lu 	u32 bus, devfn;
324fb9aa6f1SThomas Gleixner 	u16 vendor, device;
325fb9aa6f1SThomas Gleixner 	int i;
326fb9aa6f1SThomas Gleixner 	const char *name;
327fb9aa6f1SThomas Gleixner 
328bb63b421SYinghai Lu 	if (!raw_pci_ops)
329bb63b421SYinghai Lu 		return 0;
330bb63b421SYinghai Lu 
3317da7d360SBjorn Helgaas 	free_all_mmcfg();
332fb9aa6f1SThomas Gleixner 
333068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3347fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3357fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
336bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3377fd0da40SYinghai Lu 		vendor = l & 0xffff;
3387fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3397fd0da40SYinghai Lu 
340068258bcSYinghai Lu 		name = NULL;
341fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
342fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
343fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
344068258bcSYinghai Lu 
345068258bcSYinghai Lu 		if (name)
346068258bcSYinghai Lu 			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
347068258bcSYinghai Lu 			       name);
348fb9aa6f1SThomas Gleixner 	}
349fb9aa6f1SThomas Gleixner 
350068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
351068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
352fb9aa6f1SThomas Gleixner 
353068258bcSYinghai Lu 	return pci_mmcfg_config_num != 0;
354fb9aa6f1SThomas Gleixner }
355fb9aa6f1SThomas Gleixner 
356ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
357fb9aa6f1SThomas Gleixner {
358fb9aa6f1SThomas Gleixner 	int i;
359*56ddf4d3SBjorn Helgaas 	struct pci_mmcfg_region *cfg;
360fb9aa6f1SThomas Gleixner 
361*56ddf4d3SBjorn Helgaas 	for (i = 0; i < pci_mmcfg_config_num; i++) {
362*56ddf4d3SBjorn Helgaas 		cfg = &pci_mmcfg_config[i];
363*56ddf4d3SBjorn Helgaas 		insert_resource(&iomem_resource, &cfg->res);
364fb9aa6f1SThomas Gleixner 	}
365fb9aa6f1SThomas Gleixner 
366fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
367fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
368fb9aa6f1SThomas Gleixner }
369fb9aa6f1SThomas Gleixner 
3707752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3717752d5cfSRobert Hancock 					      void *data)
3727752d5cfSRobert Hancock {
3737752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3747752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3757752d5cfSRobert Hancock 	acpi_status status;
3767752d5cfSRobert Hancock 
3777752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3787752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3797752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3807752d5cfSRobert Hancock 		if (!fixmem32)
3817752d5cfSRobert Hancock 			return AE_OK;
3827752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
38375e613cdSYinghai Lu 		    (mcfg_res->end < (fixmem32->address +
3847752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3857752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3867752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3877752d5cfSRobert Hancock 		}
3887752d5cfSRobert Hancock 	}
3897752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3907752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3917752d5cfSRobert Hancock 		return AE_OK;
3927752d5cfSRobert Hancock 
3937752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3947752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3957752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3967752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3977752d5cfSRobert Hancock 		return AE_OK;
3987752d5cfSRobert Hancock 
3997752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
40075e613cdSYinghai Lu 	    (mcfg_res->end < (address.minimum + address.address_length))) {
4017752d5cfSRobert Hancock 		mcfg_res->flags = 1;
4027752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4037752d5cfSRobert Hancock 	}
4047752d5cfSRobert Hancock 	return AE_OK;
4057752d5cfSRobert Hancock }
4067752d5cfSRobert Hancock 
4077752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
4087752d5cfSRobert Hancock 		void *context, void **rv)
4097752d5cfSRobert Hancock {
4107752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4117752d5cfSRobert Hancock 
4127752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4137752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4147752d5cfSRobert Hancock 
4157752d5cfSRobert Hancock 	if (mcfg_res->flags)
4167752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4177752d5cfSRobert Hancock 
4187752d5cfSRobert Hancock 	return AE_OK;
4197752d5cfSRobert Hancock }
4207752d5cfSRobert Hancock 
421a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4227752d5cfSRobert Hancock {
4237752d5cfSRobert Hancock 	struct resource mcfg_res;
4247752d5cfSRobert Hancock 
4257752d5cfSRobert Hancock 	mcfg_res.start = start;
42675e613cdSYinghai Lu 	mcfg_res.end = end - 1;
4277752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4287752d5cfSRobert Hancock 
4297752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4307752d5cfSRobert Hancock 
4317752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4327752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4337752d5cfSRobert Hancock 				 NULL);
4347752d5cfSRobert Hancock 
4357752d5cfSRobert Hancock 	return mcfg_res.flags;
4367752d5cfSRobert Hancock }
4377752d5cfSRobert Hancock 
438a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
439a83fe32fSYinghai Lu 
440a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
441a83fe32fSYinghai Lu 		u64 addr, u64 size, int i,
442a83fe32fSYinghai Lu 		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
443a83fe32fSYinghai Lu {
444a83fe32fSYinghai Lu 	u64 old_size = size;
445*56ddf4d3SBjorn Helgaas 	int valid = 0, num_buses;
446a83fe32fSYinghai Lu 
447044cd809SYinghai Lu 	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
448a83fe32fSYinghai Lu 		size >>= 1;
449a83fe32fSYinghai Lu 		if (size < (16UL<<20))
450a83fe32fSYinghai Lu 			break;
451a83fe32fSYinghai Lu 	}
452a83fe32fSYinghai Lu 
453a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
454a83fe32fSYinghai Lu 		printk(KERN_NOTICE
455a83fe32fSYinghai Lu 		       "PCI: MCFG area at %Lx reserved in %s\n",
456a83fe32fSYinghai Lu 			addr, with_e820?"E820":"ACPI motherboard resources");
457a83fe32fSYinghai Lu 		valid = 1;
458a83fe32fSYinghai Lu 
459a83fe32fSYinghai Lu 		if (old_size != size) {
460d7e6b66fSBjorn Helgaas 			/* update end_bus */
461d7e6b66fSBjorn Helgaas 			cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
462*56ddf4d3SBjorn Helgaas 			num_buses = cfg->end_bus - cfg->start_bus + 1;
463*56ddf4d3SBjorn Helgaas 			cfg->res.end = cfg->res.start +
464*56ddf4d3SBjorn Helgaas 			    PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
465*56ddf4d3SBjorn Helgaas 			snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
466*56ddf4d3SBjorn Helgaas 				 "PCI MMCONFIG %04x [bus %02x-%02x]",
467*56ddf4d3SBjorn Helgaas 				 cfg->segment, cfg->start_bus, cfg->end_bus);
468a83fe32fSYinghai Lu 			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
469a83fe32fSYinghai Lu 			       "segment %hu buses %u - %u\n",
470d7e6b66fSBjorn Helgaas 			       i, (unsigned long)cfg->address, cfg->segment,
471d7e6b66fSBjorn Helgaas 			       (unsigned int)cfg->start_bus,
472d7e6b66fSBjorn Helgaas 			       (unsigned int)cfg->end_bus);
473a83fe32fSYinghai Lu 		}
474a83fe32fSYinghai Lu 	}
475a83fe32fSYinghai Lu 
476a83fe32fSYinghai Lu 	return valid;
477a83fe32fSYinghai Lu }
478a83fe32fSYinghai Lu 
479bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
480fb9aa6f1SThomas Gleixner {
481fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
4827752d5cfSRobert Hancock 	int i;
483fb9aa6f1SThomas Gleixner 
484f7ca6984SBjorn Helgaas 	if (pci_mmcfg_config_num == 0)
485fb9aa6f1SThomas Gleixner 		return;
486fb9aa6f1SThomas Gleixner 
4877752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
488*56ddf4d3SBjorn Helgaas 		int valid = 0;
489a83fe32fSYinghai Lu 		u64 addr, size;
490a83fe32fSYinghai Lu 
4917752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
492*56ddf4d3SBjorn Helgaas 		addr = cfg->res.start;
493*56ddf4d3SBjorn Helgaas 		size = resource_size(&cfg->res);
49405c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
4957752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
496d7e6b66fSBjorn Helgaas 		       i, (unsigned long)cfg->address, cfg->segment,
497d7e6b66fSBjorn Helgaas 		       (unsigned int)cfg->start_bus,
498d7e6b66fSBjorn Helgaas 		       (unsigned int)cfg->end_bus);
49905c58b8aSYinghai Lu 
5005f0db7a2SFeng Tang 		if (!early && !acpi_disabled)
501a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
50205c58b8aSYinghai Lu 
50305c58b8aSYinghai Lu 		if (valid)
50405c58b8aSYinghai Lu 			continue;
50505c58b8aSYinghai Lu 
50605c58b8aSYinghai Lu 		if (!early)
507fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
5087752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
5097752d5cfSRobert Hancock 			       cfg->address);
510a83fe32fSYinghai Lu 
5117752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
512bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
513a83fe32fSYinghai Lu 		if (raw_pci_ops)
514a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
51505c58b8aSYinghai Lu 
51605c58b8aSYinghai Lu 		if (!valid)
51705c58b8aSYinghai Lu 			goto reject;
5187752d5cfSRobert Hancock 	}
5197752d5cfSRobert Hancock 
520fb9aa6f1SThomas Gleixner 	return;
521fb9aa6f1SThomas Gleixner 
522fb9aa6f1SThomas Gleixner reject:
523ef310237SDave Jones 	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
5247da7d360SBjorn Helgaas 	free_all_mmcfg();
525fb9aa6f1SThomas Gleixner }
526fb9aa6f1SThomas Gleixner 
52705c58b8aSYinghai Lu static int __initdata known_bridge;
52805c58b8aSYinghai Lu 
529c4bf2f37SLen Brown /* The physical address of the MMCONFIG aperture.  Set from ACPI tables. */
530d215a9c8SBjorn Helgaas struct pci_mmcfg_region *pci_mmcfg_config;
531c4bf2f37SLen Brown int pci_mmcfg_config_num;
532c4bf2f37SLen Brown 
5339a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
5349a08f7d3SBjorn Helgaas 					struct acpi_mcfg_allocation *cfg)
535c4bf2f37SLen Brown {
5369a08f7d3SBjorn Helgaas 	int year;
537c4bf2f37SLen Brown 
5389a08f7d3SBjorn Helgaas 	if (cfg->address < 0xFFFFFFFF)
539c4bf2f37SLen Brown 		return 0;
5409a08f7d3SBjorn Helgaas 
5419a08f7d3SBjorn Helgaas 	if (!strcmp(mcfg->header.oem_id, "SGI"))
5429a08f7d3SBjorn Helgaas 		return 0;
5439a08f7d3SBjorn Helgaas 
5449a08f7d3SBjorn Helgaas 	if (mcfg->header.revision >= 1) {
5459a08f7d3SBjorn Helgaas 		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
5469a08f7d3SBjorn Helgaas 		    year >= 2010)
5479a08f7d3SBjorn Helgaas 			return 0;
5489a08f7d3SBjorn Helgaas 	}
5499a08f7d3SBjorn Helgaas 
5509a08f7d3SBjorn Helgaas 	printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx "
5519a08f7d3SBjorn Helgaas 	       "is above 4GB, ignored\n", cfg->pci_segment,
5529a08f7d3SBjorn Helgaas 	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
5539a08f7d3SBjorn Helgaas 	return -EINVAL;
554c4bf2f37SLen Brown }
555c4bf2f37SLen Brown 
556c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header)
557c4bf2f37SLen Brown {
558c4bf2f37SLen Brown 	struct acpi_table_mcfg *mcfg;
559d3578ef7SBjorn Helgaas 	struct acpi_mcfg_allocation *cfg_table, *cfg;
560c4bf2f37SLen Brown 	unsigned long i;
5617da7d360SBjorn Helgaas 	int entries;
562c4bf2f37SLen Brown 
563c4bf2f37SLen Brown 	if (!header)
564c4bf2f37SLen Brown 		return -EINVAL;
565c4bf2f37SLen Brown 
566c4bf2f37SLen Brown 	mcfg = (struct acpi_table_mcfg *)header;
567c4bf2f37SLen Brown 
568c4bf2f37SLen Brown 	/* how many config structures do we have */
5697da7d360SBjorn Helgaas 	free_all_mmcfg();
570e823d6ffSBjorn Helgaas 	entries = 0;
571c4bf2f37SLen Brown 	i = header->length - sizeof(struct acpi_table_mcfg);
572c4bf2f37SLen Brown 	while (i >= sizeof(struct acpi_mcfg_allocation)) {
573e823d6ffSBjorn Helgaas 		entries++;
574c4bf2f37SLen Brown 		i -= sizeof(struct acpi_mcfg_allocation);
575c4bf2f37SLen Brown 	};
576e823d6ffSBjorn Helgaas 	if (entries == 0) {
577c4bf2f37SLen Brown 		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
578c4bf2f37SLen Brown 		return -ENODEV;
579c4bf2f37SLen Brown 	}
580c4bf2f37SLen Brown 
581d3578ef7SBjorn Helgaas 	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
582e823d6ffSBjorn Helgaas 	for (i = 0; i < entries; i++) {
583d3578ef7SBjorn Helgaas 		cfg = &cfg_table[i];
584d3578ef7SBjorn Helgaas 		if (acpi_mcfg_check_entry(mcfg, cfg)) {
5857da7d360SBjorn Helgaas 			free_all_mmcfg();
586c4bf2f37SLen Brown 			return -ENODEV;
587c4bf2f37SLen Brown 		}
5887da7d360SBjorn Helgaas 
5897da7d360SBjorn Helgaas 		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
5907da7d360SBjorn Helgaas 				   cfg->end_bus_number, cfg->address) == NULL) {
5917da7d360SBjorn Helgaas 			printk(KERN_WARNING PREFIX
5927da7d360SBjorn Helgaas 			       "no memory for MCFG entries\n");
5937da7d360SBjorn Helgaas 			free_all_mmcfg();
5947da7d360SBjorn Helgaas 			return -ENOMEM;
5957da7d360SBjorn Helgaas 		}
596c4bf2f37SLen Brown 	}
597c4bf2f37SLen Brown 
598c4bf2f37SLen Brown 	return 0;
599c4bf2f37SLen Brown }
600c4bf2f37SLen Brown 
601968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
602fb9aa6f1SThomas Gleixner {
6037752d5cfSRobert Hancock 	/* MMCONFIG disabled */
6047752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
6057752d5cfSRobert Hancock 		return;
6067752d5cfSRobert Hancock 
6077752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
60805c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
6097752d5cfSRobert Hancock 		return;
6107752d5cfSRobert Hancock 
61105c58b8aSYinghai Lu 	/* for late to exit */
61205c58b8aSYinghai Lu 	if (known_bridge)
61305c58b8aSYinghai Lu 		return;
6147752d5cfSRobert Hancock 
615bb63b421SYinghai Lu 	if (early) {
61605c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
61705c58b8aSYinghai Lu 			known_bridge = 1;
61805c58b8aSYinghai Lu 	}
61905c58b8aSYinghai Lu 
620068258bcSYinghai Lu 	if (!known_bridge)
6215f0db7a2SFeng Tang 		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
622068258bcSYinghai Lu 
623bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
6247752d5cfSRobert Hancock 
625f7ca6984SBjorn Helgaas 	if (pci_mmcfg_config_num == 0)
626fb9aa6f1SThomas Gleixner 		return;
627fb9aa6f1SThomas Gleixner 
628ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
629fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
630ebd60cd6SYinghai Lu 	else {
631fb9aa6f1SThomas Gleixner 		/*
632fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
633fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
634fb9aa6f1SThomas Gleixner 		 */
635fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
636fb9aa6f1SThomas Gleixner 	}
637fb9aa6f1SThomas Gleixner }
638fb9aa6f1SThomas Gleixner 
639bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
64005c58b8aSYinghai Lu {
641bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
64205c58b8aSYinghai Lu }
64305c58b8aSYinghai Lu 
64405c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
64505c58b8aSYinghai Lu {
646bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
64705c58b8aSYinghai Lu }
64805c58b8aSYinghai Lu 
649fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
650fb9aa6f1SThomas Gleixner {
651fb9aa6f1SThomas Gleixner 	/*
652fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
653fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
654fb9aa6f1SThomas Gleixner 	 */
655fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
656fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
657f7ca6984SBjorn Helgaas 	    (pci_mmcfg_config_num == 0))
658fb9aa6f1SThomas Gleixner 		return 1;
659fb9aa6f1SThomas Gleixner 
660fb9aa6f1SThomas Gleixner 	/*
661fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
662fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
663fb9aa6f1SThomas Gleixner 	 * called.
664fb9aa6f1SThomas Gleixner 	 */
665ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
666fb9aa6f1SThomas Gleixner 
667fb9aa6f1SThomas Gleixner 	return 0;
668fb9aa6f1SThomas Gleixner }
669fb9aa6f1SThomas Gleixner 
670fb9aa6f1SThomas Gleixner /*
671fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
672fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
673fb9aa6f1SThomas Gleixner  * with other system resources.
674fb9aa6f1SThomas Gleixner  */
675fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
676