xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 5546d6f56807115a035d140f7364ce5807dbcc87)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
16fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
17fb9aa6f1SThomas Gleixner #include <asm/e820.h>
1882487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
19fb9aa6f1SThomas Gleixner 
20fb9aa6f1SThomas Gleixner /* aperture is up to 256MB but BIOS may reserve less */
21fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MIN	(2 * 1024*1024)
22fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MAX	(256 * 1024*1024)
23fb9aa6f1SThomas Gleixner 
24fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
25fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
26fb9aa6f1SThomas Gleixner 
27fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
28fb9aa6f1SThomas Gleixner {
29fb9aa6f1SThomas Gleixner 	u32 win;
30bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
31fb9aa6f1SThomas Gleixner 
32fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
33fb9aa6f1SThomas Gleixner 	if(win == 0x0000 || win == 0xf000)
34fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
35fb9aa6f1SThomas Gleixner 	else {
36fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 1;
37fb9aa6f1SThomas Gleixner 		pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]), GFP_KERNEL);
38fb9aa6f1SThomas Gleixner 		if (!pci_mmcfg_config)
39fb9aa6f1SThomas Gleixner 			return NULL;
40fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].address = win << 16;
41fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].pci_segment = 0;
42fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].start_bus_number = 0;
43fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].end_bus_number = 255;
44fb9aa6f1SThomas Gleixner 	}
45fb9aa6f1SThomas Gleixner 
46fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
47fb9aa6f1SThomas Gleixner }
48fb9aa6f1SThomas Gleixner 
49fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
50fb9aa6f1SThomas Gleixner {
51fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
52fb9aa6f1SThomas Gleixner 
53fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 1;
54fb9aa6f1SThomas Gleixner 
55bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
56fb9aa6f1SThomas Gleixner 
57fb9aa6f1SThomas Gleixner 	/* Enable bit */
58fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
59fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
60fb9aa6f1SThomas Gleixner 
61fb9aa6f1SThomas Gleixner 	/* Size bits */
62fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
63fb9aa6f1SThomas Gleixner 	case 0:
64fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
65fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
66fb9aa6f1SThomas Gleixner 		break;
67fb9aa6f1SThomas Gleixner 	case 1:
68fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
69fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
70fb9aa6f1SThomas Gleixner 		break;
71fb9aa6f1SThomas Gleixner 	case 2:
72fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
73fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
74fb9aa6f1SThomas Gleixner 		break;
75fb9aa6f1SThomas Gleixner 	default:
76fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
77fb9aa6f1SThomas Gleixner 	}
78fb9aa6f1SThomas Gleixner 
79fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
80fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
81fb9aa6f1SThomas Gleixner 
82fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
83fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
84fb9aa6f1SThomas Gleixner 
85fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
86fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
87fb9aa6f1SThomas Gleixner 		pci_mmcfg_config_num = 0;
88fb9aa6f1SThomas Gleixner 
89fb9aa6f1SThomas Gleixner 	if (pci_mmcfg_config_num) {
90fb9aa6f1SThomas Gleixner 		pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]), GFP_KERNEL);
91fb9aa6f1SThomas Gleixner 		if (!pci_mmcfg_config)
92fb9aa6f1SThomas Gleixner 			return NULL;
93fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].address = pciexbar & mask;
94fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].pci_segment = 0;
95fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].start_bus_number = 0;
96fb9aa6f1SThomas Gleixner 		pci_mmcfg_config[0].end_bus_number = (len >> 20) - 1;
97fb9aa6f1SThomas Gleixner 	}
98fb9aa6f1SThomas Gleixner 
99fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
100fb9aa6f1SThomas Gleixner }
101fb9aa6f1SThomas Gleixner 
1027fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1037fd0da40SYinghai Lu {
1047fd0da40SYinghai Lu 	u32 low, high, address;
1057fd0da40SYinghai Lu 	u64 base, msr;
1067fd0da40SYinghai Lu 	int i;
1077fd0da40SYinghai Lu 	unsigned segnbits = 0, busnbits;
1087fd0da40SYinghai Lu 
1095f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1105f0b2976SYinghai Lu 		return NULL;
1115f0b2976SYinghai Lu 
1127fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1137fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1147fd0da40SYinghai Lu 		return NULL;
1157fd0da40SYinghai Lu 
1167fd0da40SYinghai Lu 	msr = high;
1177fd0da40SYinghai Lu 	msr <<= 32;
1187fd0da40SYinghai Lu 	msr |= low;
1197fd0da40SYinghai Lu 
1207fd0da40SYinghai Lu 	/* mmconfig is not enable */
1217fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1227fd0da40SYinghai Lu 		return NULL;
1237fd0da40SYinghai Lu 
1247fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1257fd0da40SYinghai Lu 
1267fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1277fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1287fd0da40SYinghai Lu 
1297fd0da40SYinghai Lu 	/*
1307fd0da40SYinghai Lu 	 * only handle bus 0 ?
1317fd0da40SYinghai Lu 	 * need to skip it
1327fd0da40SYinghai Lu 	 */
1337fd0da40SYinghai Lu 	if (!busnbits)
1347fd0da40SYinghai Lu 		return NULL;
1357fd0da40SYinghai Lu 
1367fd0da40SYinghai Lu 	if (busnbits > 8) {
1377fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1387fd0da40SYinghai Lu 		busnbits = 8;
1397fd0da40SYinghai Lu 	}
1407fd0da40SYinghai Lu 
1417fd0da40SYinghai Lu 	pci_mmcfg_config_num = (1 << segnbits);
1427fd0da40SYinghai Lu 	pci_mmcfg_config = kzalloc(sizeof(pci_mmcfg_config[0]) *
1437fd0da40SYinghai Lu 				   pci_mmcfg_config_num, GFP_KERNEL);
1447fd0da40SYinghai Lu 	if (!pci_mmcfg_config)
1457fd0da40SYinghai Lu 		return NULL;
1467fd0da40SYinghai Lu 
1477fd0da40SYinghai Lu 	for (i = 0; i < (1 << segnbits); i++) {
1487fd0da40SYinghai Lu 		pci_mmcfg_config[i].address = base + (1<<28) * i;
1497fd0da40SYinghai Lu 		pci_mmcfg_config[i].pci_segment = i;
1507fd0da40SYinghai Lu 		pci_mmcfg_config[i].start_bus_number = 0;
1517fd0da40SYinghai Lu 		pci_mmcfg_config[i].end_bus_number = (1 << busnbits) - 1;
1527fd0da40SYinghai Lu 	}
1537fd0da40SYinghai Lu 
1547fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1557fd0da40SYinghai Lu }
1567fd0da40SYinghai Lu 
157*5546d6f5SEd Swierk static bool __initdata mcp55_checked;
158*5546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
159*5546d6f5SEd Swierk {
160*5546d6f5SEd Swierk 	int bus;
161*5546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
162*5546d6f5SEd Swierk 
163*5546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
164*5546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
165*5546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
166*5546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
167*5546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
168*5546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
169*5546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
170*5546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
171*5546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
172*5546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
173*5546d6f5SEd Swierk 
174*5546d6f5SEd Swierk 	/*
175*5546d6f5SEd Swierk 	 * do check if amd fam10h already took over
176*5546d6f5SEd Swierk 	 */
177*5546d6f5SEd Swierk 	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
178*5546d6f5SEd Swierk 		return NULL;
179*5546d6f5SEd Swierk 
180*5546d6f5SEd Swierk 	mcp55_checked = true;
181*5546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
182*5546d6f5SEd Swierk 		u64 base;
183*5546d6f5SEd Swierk 		u32 l, extcfg;
184*5546d6f5SEd Swierk 		u16 vendor, device;
185*5546d6f5SEd Swierk 		int start, size_index, end;
186*5546d6f5SEd Swierk 
187*5546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
188*5546d6f5SEd Swierk 		vendor = l & 0xffff;
189*5546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
190*5546d6f5SEd Swierk 
191*5546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
192*5546d6f5SEd Swierk 			continue;
193*5546d6f5SEd Swierk 
194*5546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
195*5546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
196*5546d6f5SEd Swierk 
197*5546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
198*5546d6f5SEd Swierk 			continue;
199*5546d6f5SEd Swierk 
200*5546d6f5SEd Swierk 		if (extend_mmcfg(1) == -1)
201*5546d6f5SEd Swierk 			continue;
202*5546d6f5SEd Swierk 
203*5546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
204*5546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
205*5546d6f5SEd Swierk 		/* base could > 4G */
206*5546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
207*5546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
208*5546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
209*5546d6f5SEd Swierk 		fill_one_mmcfg(base, 0, start, end);
210*5546d6f5SEd Swierk 		mcp55_mmconf_found++;
211*5546d6f5SEd Swierk 	}
212*5546d6f5SEd Swierk 
213*5546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
214*5546d6f5SEd Swierk 		return NULL;
215*5546d6f5SEd Swierk 
216*5546d6f5SEd Swierk 	return "nVidia MCP55";
217*5546d6f5SEd Swierk }
218*5546d6f5SEd Swierk 
219fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2207fd0da40SYinghai Lu 	u32 bus;
2217fd0da40SYinghai Lu 	u32 devfn;
222fb9aa6f1SThomas Gleixner 	u32 vendor;
223fb9aa6f1SThomas Gleixner 	u32 device;
224fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
225fb9aa6f1SThomas Gleixner };
226fb9aa6f1SThomas Gleixner 
227fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2287fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2297fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2307fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2317fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2327fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2337fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2347fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2357fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
236*5546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
237*5546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
238fb9aa6f1SThomas Gleixner };
239fb9aa6f1SThomas Gleixner 
240fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
241fb9aa6f1SThomas Gleixner {
242fb9aa6f1SThomas Gleixner 	u32 l;
2437fd0da40SYinghai Lu 	u32 bus, devfn;
244fb9aa6f1SThomas Gleixner 	u16 vendor, device;
245fb9aa6f1SThomas Gleixner 	int i;
246fb9aa6f1SThomas Gleixner 	const char *name;
247fb9aa6f1SThomas Gleixner 
248bb63b421SYinghai Lu 	if (!raw_pci_ops)
249bb63b421SYinghai Lu 		return 0;
250bb63b421SYinghai Lu 
251fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
252fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
253fb9aa6f1SThomas Gleixner 	name = NULL;
254fb9aa6f1SThomas Gleixner 
255fb9aa6f1SThomas Gleixner 	for (i = 0; !name && i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
2567fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
2577fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
258bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
2597fd0da40SYinghai Lu 		vendor = l & 0xffff;
2607fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
2617fd0da40SYinghai Lu 
262fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
263fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
264fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
265fb9aa6f1SThomas Gleixner 	}
266fb9aa6f1SThomas Gleixner 
267fb9aa6f1SThomas Gleixner 	if (name) {
268fb9aa6f1SThomas Gleixner 		printk(KERN_INFO "PCI: Found %s %s MMCONFIG support.\n",
269fb9aa6f1SThomas Gleixner 		       name, pci_mmcfg_config_num ? "with" : "without");
270fb9aa6f1SThomas Gleixner 	}
271fb9aa6f1SThomas Gleixner 
272fb9aa6f1SThomas Gleixner 	return name != NULL;
273fb9aa6f1SThomas Gleixner }
274fb9aa6f1SThomas Gleixner 
275ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
276fb9aa6f1SThomas Gleixner {
277fb9aa6f1SThomas Gleixner #define PCI_MMCFG_RESOURCE_NAME_LEN 19
278fb9aa6f1SThomas Gleixner 	int i;
279fb9aa6f1SThomas Gleixner 	struct resource *res;
280fb9aa6f1SThomas Gleixner 	char *names;
281fb9aa6f1SThomas Gleixner 	unsigned num_buses;
282fb9aa6f1SThomas Gleixner 
283fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
284fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
285fb9aa6f1SThomas Gleixner 	if (!res) {
286fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
287fb9aa6f1SThomas Gleixner 		return;
288fb9aa6f1SThomas Gleixner 	}
289fb9aa6f1SThomas Gleixner 
290fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
291fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
292fb9aa6f1SThomas Gleixner 		struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i];
293fb9aa6f1SThomas Gleixner 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
294fb9aa6f1SThomas Gleixner 		res->name = names;
295fb9aa6f1SThomas Gleixner 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN, "PCI MMCONFIG %u",
296fb9aa6f1SThomas Gleixner 			 cfg->pci_segment);
297fb9aa6f1SThomas Gleixner 		res->start = cfg->address;
298fb9aa6f1SThomas Gleixner 		res->end = res->start + (num_buses << 20) - 1;
299ebd60cd6SYinghai Lu 		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
300fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
301fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
302fb9aa6f1SThomas Gleixner 	}
303fb9aa6f1SThomas Gleixner 
304fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
305fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
306fb9aa6f1SThomas Gleixner }
307fb9aa6f1SThomas Gleixner 
3087752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3097752d5cfSRobert Hancock 					      void *data)
3107752d5cfSRobert Hancock {
3117752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3127752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3137752d5cfSRobert Hancock 	acpi_status status;
3147752d5cfSRobert Hancock 
3157752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3167752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3177752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3187752d5cfSRobert Hancock 		if (!fixmem32)
3197752d5cfSRobert Hancock 			return AE_OK;
3207752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
3217752d5cfSRobert Hancock 		    (mcfg_res->end < (fixmem32->address +
3227752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3237752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3247752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3257752d5cfSRobert Hancock 		}
3267752d5cfSRobert Hancock 	}
3277752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3287752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3297752d5cfSRobert Hancock 		return AE_OK;
3307752d5cfSRobert Hancock 
3317752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3327752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3337752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3347752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3357752d5cfSRobert Hancock 		return AE_OK;
3367752d5cfSRobert Hancock 
3377752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
3387752d5cfSRobert Hancock 	    (mcfg_res->end < (address.minimum + address.address_length))) {
3397752d5cfSRobert Hancock 		mcfg_res->flags = 1;
3407752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
3417752d5cfSRobert Hancock 	}
3427752d5cfSRobert Hancock 	return AE_OK;
3437752d5cfSRobert Hancock }
3447752d5cfSRobert Hancock 
3457752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
3467752d5cfSRobert Hancock 		void *context, void **rv)
3477752d5cfSRobert Hancock {
3487752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
3497752d5cfSRobert Hancock 
3507752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
3517752d5cfSRobert Hancock 			    check_mcfg_resource, context);
3527752d5cfSRobert Hancock 
3537752d5cfSRobert Hancock 	if (mcfg_res->flags)
3547752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
3557752d5cfSRobert Hancock 
3567752d5cfSRobert Hancock 	return AE_OK;
3577752d5cfSRobert Hancock }
3587752d5cfSRobert Hancock 
359a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
3607752d5cfSRobert Hancock {
3617752d5cfSRobert Hancock 	struct resource mcfg_res;
3627752d5cfSRobert Hancock 
3637752d5cfSRobert Hancock 	mcfg_res.start = start;
3647752d5cfSRobert Hancock 	mcfg_res.end = end;
3657752d5cfSRobert Hancock 	mcfg_res.flags = 0;
3667752d5cfSRobert Hancock 
3677752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
3687752d5cfSRobert Hancock 
3697752d5cfSRobert Hancock 	if (!mcfg_res.flags)
3707752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
3717752d5cfSRobert Hancock 				 NULL);
3727752d5cfSRobert Hancock 
3737752d5cfSRobert Hancock 	return mcfg_res.flags;
3747752d5cfSRobert Hancock }
3757752d5cfSRobert Hancock 
376a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
377a83fe32fSYinghai Lu 
378a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
379a83fe32fSYinghai Lu 		u64 addr, u64 size, int i,
380a83fe32fSYinghai Lu 		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
381a83fe32fSYinghai Lu {
382a83fe32fSYinghai Lu 	u64 old_size = size;
383a83fe32fSYinghai Lu 	int valid = 0;
384a83fe32fSYinghai Lu 
385a83fe32fSYinghai Lu 	while (!is_reserved(addr, addr + size - 1, E820_RESERVED)) {
386a83fe32fSYinghai Lu 		size >>= 1;
387a83fe32fSYinghai Lu 		if (size < (16UL<<20))
388a83fe32fSYinghai Lu 			break;
389a83fe32fSYinghai Lu 	}
390a83fe32fSYinghai Lu 
391a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
392a83fe32fSYinghai Lu 		printk(KERN_NOTICE
393a83fe32fSYinghai Lu 		       "PCI: MCFG area at %Lx reserved in %s\n",
394a83fe32fSYinghai Lu 			addr, with_e820?"E820":"ACPI motherboard resources");
395a83fe32fSYinghai Lu 		valid = 1;
396a83fe32fSYinghai Lu 
397a83fe32fSYinghai Lu 		if (old_size != size) {
398a83fe32fSYinghai Lu 			/* update end_bus_number */
399a83fe32fSYinghai Lu 			cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1);
400a83fe32fSYinghai Lu 			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
401a83fe32fSYinghai Lu 			       "segment %hu buses %u - %u\n",
402a83fe32fSYinghai Lu 			       i, (unsigned long)cfg->address, cfg->pci_segment,
403a83fe32fSYinghai Lu 			       (unsigned int)cfg->start_bus_number,
404a83fe32fSYinghai Lu 			       (unsigned int)cfg->end_bus_number);
405a83fe32fSYinghai Lu 		}
406a83fe32fSYinghai Lu 	}
407a83fe32fSYinghai Lu 
408a83fe32fSYinghai Lu 	return valid;
409a83fe32fSYinghai Lu }
410a83fe32fSYinghai Lu 
411bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
412fb9aa6f1SThomas Gleixner {
413fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
4147752d5cfSRobert Hancock 	int i;
415fb9aa6f1SThomas Gleixner 
416fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
417fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
418fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
419fb9aa6f1SThomas Gleixner 		return;
420fb9aa6f1SThomas Gleixner 
421fb9aa6f1SThomas Gleixner 	cfg = &pci_mmcfg_config[0];
422fb9aa6f1SThomas Gleixner 
4237752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
42405c58b8aSYinghai Lu 		int valid = 0;
425a83fe32fSYinghai Lu 		u64 addr, size;
426a83fe32fSYinghai Lu 
4277752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
428a83fe32fSYinghai Lu 		addr = cfg->start_bus_number;
429a83fe32fSYinghai Lu 		addr <<= 20;
430a83fe32fSYinghai Lu 		addr += cfg->address;
431a83fe32fSYinghai Lu 		size = cfg->end_bus_number + 1 - cfg->start_bus_number;
432a83fe32fSYinghai Lu 		size <<= 20;
43305c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
4347752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
4357752d5cfSRobert Hancock 		       i, (unsigned long)cfg->address, cfg->pci_segment,
4367752d5cfSRobert Hancock 		       (unsigned int)cfg->start_bus_number,
4377752d5cfSRobert Hancock 		       (unsigned int)cfg->end_bus_number);
43805c58b8aSYinghai Lu 
439a83fe32fSYinghai Lu 		if (!early)
440a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
44105c58b8aSYinghai Lu 
44205c58b8aSYinghai Lu 		if (valid)
44305c58b8aSYinghai Lu 			continue;
44405c58b8aSYinghai Lu 
44505c58b8aSYinghai Lu 		if (!early)
446fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
4477752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
4487752d5cfSRobert Hancock 			       cfg->address);
449a83fe32fSYinghai Lu 
4507752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
451bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
452a83fe32fSYinghai Lu 		if (raw_pci_ops)
453a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
45405c58b8aSYinghai Lu 
45505c58b8aSYinghai Lu 		if (!valid)
45605c58b8aSYinghai Lu 			goto reject;
4577752d5cfSRobert Hancock 	}
4587752d5cfSRobert Hancock 
459fb9aa6f1SThomas Gleixner 	return;
460fb9aa6f1SThomas Gleixner 
461fb9aa6f1SThomas Gleixner reject:
462ef310237SDave Jones 	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
4630b64ad71SYinghai Lu 	pci_mmcfg_arch_free();
464fb9aa6f1SThomas Gleixner 	kfree(pci_mmcfg_config);
465fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
466fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
467fb9aa6f1SThomas Gleixner }
468fb9aa6f1SThomas Gleixner 
46905c58b8aSYinghai Lu static int __initdata known_bridge;
47005c58b8aSYinghai Lu 
471968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
472fb9aa6f1SThomas Gleixner {
4737752d5cfSRobert Hancock 	/* MMCONFIG disabled */
4747752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
4757752d5cfSRobert Hancock 		return;
4767752d5cfSRobert Hancock 
4777752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
47805c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
4797752d5cfSRobert Hancock 		return;
4807752d5cfSRobert Hancock 
48105c58b8aSYinghai Lu 	/* for late to exit */
48205c58b8aSYinghai Lu 	if (known_bridge)
48305c58b8aSYinghai Lu 		return;
4847752d5cfSRobert Hancock 
485bb63b421SYinghai Lu 	if (early) {
48605c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
48705c58b8aSYinghai Lu 			known_bridge = 1;
48805c58b8aSYinghai Lu 	}
48905c58b8aSYinghai Lu 
49005c58b8aSYinghai Lu 	if (!known_bridge) {
49105c58b8aSYinghai Lu 		acpi_table_parse(ACPI_SIG_MCFG, acpi_parse_mcfg);
492bb63b421SYinghai Lu 		pci_mmcfg_reject_broken(early);
49305c58b8aSYinghai Lu 	}
4947752d5cfSRobert Hancock 
495fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
496fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
497fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
498fb9aa6f1SThomas Gleixner 		return;
499fb9aa6f1SThomas Gleixner 
500ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
501fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
502ebd60cd6SYinghai Lu 	else {
503fb9aa6f1SThomas Gleixner 		/*
504fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
505fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
506fb9aa6f1SThomas Gleixner 		 */
507fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
508fb9aa6f1SThomas Gleixner 	}
509fb9aa6f1SThomas Gleixner }
510fb9aa6f1SThomas Gleixner 
511bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
51205c58b8aSYinghai Lu {
513bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
51405c58b8aSYinghai Lu }
51505c58b8aSYinghai Lu 
51605c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
51705c58b8aSYinghai Lu {
518bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
51905c58b8aSYinghai Lu }
52005c58b8aSYinghai Lu 
521fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
522fb9aa6f1SThomas Gleixner {
523fb9aa6f1SThomas Gleixner 	/*
524fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
525fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
526fb9aa6f1SThomas Gleixner 	 */
527fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
528fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
529fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config_num == 0) ||
530fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
531fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
532fb9aa6f1SThomas Gleixner 		return 1;
533fb9aa6f1SThomas Gleixner 
534fb9aa6f1SThomas Gleixner 	/*
535fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
536fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
537fb9aa6f1SThomas Gleixner 	 * called.
538fb9aa6f1SThomas Gleixner 	 */
539ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
540fb9aa6f1SThomas Gleixner 
541fb9aa6f1SThomas Gleixner 	return 0;
542fb9aa6f1SThomas Gleixner }
543fb9aa6f1SThomas Gleixner 
544fb9aa6f1SThomas Gleixner /*
545fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
546fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
547fb9aa6f1SThomas Gleixner  * with other system resources.
548fb9aa6f1SThomas Gleixner  */
549fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
550