1fb9aa6f1SThomas Gleixner /* 2fb9aa6f1SThomas Gleixner * mmconfig-shared.c - Low-level direct PCI config space access via 3fb9aa6f1SThomas Gleixner * MMCONFIG - common code between i386 and x86-64. 4fb9aa6f1SThomas Gleixner * 5fb9aa6f1SThomas Gleixner * This code does: 6fb9aa6f1SThomas Gleixner * - known chipset handling 7fb9aa6f1SThomas Gleixner * - ACPI decoding and validation 8fb9aa6f1SThomas Gleixner * 9fb9aa6f1SThomas Gleixner * Per-architecture code takes care of the mappings and accesses 10fb9aa6f1SThomas Gleixner * themselves. 11fb9aa6f1SThomas Gleixner */ 12fb9aa6f1SThomas Gleixner 13fb9aa6f1SThomas Gleixner #include <linux/pci.h> 14fb9aa6f1SThomas Gleixner #include <linux/init.h> 15fb9aa6f1SThomas Gleixner #include <linux/acpi.h> 165f0db7a2SFeng Tang #include <linux/sfi_acpi.h> 17fb9aa6f1SThomas Gleixner #include <linux/bitmap.h> 189a08f7d3SBjorn Helgaas #include <linux/dmi.h> 195a0e3ad6STejun Heo #include <linux/slab.h> 20*376f70acSJiang Liu #include <linux/mutex.h> 21*376f70acSJiang Liu #include <linux/rculist.h> 22fb9aa6f1SThomas Gleixner #include <asm/e820.h> 2382487711SJaswinder Singh Rajput #include <asm/pci_x86.h> 245f0db7a2SFeng Tang #include <asm/acpi.h> 25fb9aa6f1SThomas Gleixner 26f4a2d584SLen Brown #define PREFIX "PCI: " 27a192a958SLen Brown 28fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */ 29fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted; 30*376f70acSJiang Liu static DEFINE_MUTEX(pci_mmcfg_lock); 31fb9aa6f1SThomas Gleixner 32ff097dddSBjorn Helgaas LIST_HEAD(pci_mmcfg_list); 33ff097dddSBjorn Helgaas 34ba2afbabSBjorn Helgaas static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg) 357da7d360SBjorn Helgaas { 3656ddf4d3SBjorn Helgaas if (cfg->res.parent) 3756ddf4d3SBjorn Helgaas release_resource(&cfg->res); 38ff097dddSBjorn Helgaas list_del(&cfg->list); 39ff097dddSBjorn Helgaas kfree(cfg); 4056ddf4d3SBjorn Helgaas } 41ba2afbabSBjorn Helgaas 42ba2afbabSBjorn Helgaas static __init void free_all_mmcfg(void) 43ba2afbabSBjorn Helgaas { 44ba2afbabSBjorn Helgaas struct pci_mmcfg_region *cfg, *tmp; 45ba2afbabSBjorn Helgaas 46ba2afbabSBjorn Helgaas pci_mmcfg_arch_free(); 47ba2afbabSBjorn Helgaas list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list) 48ba2afbabSBjorn Helgaas pci_mmconfig_remove(cfg); 49ff097dddSBjorn Helgaas } 50ff097dddSBjorn Helgaas 51*376f70acSJiang Liu static __devinit void list_add_sorted(struct pci_mmcfg_region *new) 52ff097dddSBjorn Helgaas { 53ff097dddSBjorn Helgaas struct pci_mmcfg_region *cfg; 54ff097dddSBjorn Helgaas 55ff097dddSBjorn Helgaas /* keep list sorted by segment and starting bus number */ 56*376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) { 57ff097dddSBjorn Helgaas if (cfg->segment > new->segment || 58ff097dddSBjorn Helgaas (cfg->segment == new->segment && 59ff097dddSBjorn Helgaas cfg->start_bus >= new->start_bus)) { 60*376f70acSJiang Liu list_add_tail_rcu(&new->list, &cfg->list); 61ff097dddSBjorn Helgaas return; 62ff097dddSBjorn Helgaas } 63ff097dddSBjorn Helgaas } 64*376f70acSJiang Liu list_add_tail_rcu(&new->list, &pci_mmcfg_list); 657da7d360SBjorn Helgaas } 667da7d360SBjorn Helgaas 67846e4023SJiang Liu static __devinit struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, 68846e4023SJiang Liu int start, 69d215a9c8SBjorn Helgaas int end, u64 addr) 70068258bcSYinghai Lu { 71d215a9c8SBjorn Helgaas struct pci_mmcfg_region *new; 7256ddf4d3SBjorn Helgaas struct resource *res; 73068258bcSYinghai Lu 74f7ca6984SBjorn Helgaas if (addr == 0) 75f7ca6984SBjorn Helgaas return NULL; 76f7ca6984SBjorn Helgaas 77ff097dddSBjorn Helgaas new = kzalloc(sizeof(*new), GFP_KERNEL); 78068258bcSYinghai Lu if (!new) 797da7d360SBjorn Helgaas return NULL; 80068258bcSYinghai Lu 8195cf1cf0SBjorn Helgaas new->address = addr; 8295cf1cf0SBjorn Helgaas new->segment = segment; 8395cf1cf0SBjorn Helgaas new->start_bus = start; 8495cf1cf0SBjorn Helgaas new->end_bus = end; 857da7d360SBjorn Helgaas 8656ddf4d3SBjorn Helgaas res = &new->res; 8756ddf4d3SBjorn Helgaas res->start = addr + PCI_MMCFG_BUS_OFFSET(start); 881ca98fa6SBjorn Helgaas res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1; 8956ddf4d3SBjorn Helgaas res->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 9056ddf4d3SBjorn Helgaas snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN, 9156ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end); 9256ddf4d3SBjorn Helgaas res->name = new->name; 9356ddf4d3SBjorn Helgaas 948c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at " 958c57786aSBjorn Helgaas "%pR (base %#lx)\n", segment, start, end, &new->res, 968c57786aSBjorn Helgaas (unsigned long) addr); 978c57786aSBjorn Helgaas 98ff097dddSBjorn Helgaas return new; 99068258bcSYinghai Lu } 100068258bcSYinghai Lu 101846e4023SJiang Liu static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start, 102846e4023SJiang Liu int end, u64 addr) 103846e4023SJiang Liu { 104846e4023SJiang Liu struct pci_mmcfg_region *new; 105846e4023SJiang Liu 106846e4023SJiang Liu new = pci_mmconfig_alloc(segment, start, end, addr); 107*376f70acSJiang Liu if (new) { 108*376f70acSJiang Liu mutex_lock(&pci_mmcfg_lock); 109846e4023SJiang Liu list_add_sorted(new); 110*376f70acSJiang Liu mutex_unlock(&pci_mmcfg_lock); 111*376f70acSJiang Liu } 112846e4023SJiang Liu 113846e4023SJiang Liu return new; 114846e4023SJiang Liu } 115846e4023SJiang Liu 116f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus) 117f6e1d8ccSBjorn Helgaas { 118f6e1d8ccSBjorn Helgaas struct pci_mmcfg_region *cfg; 119f6e1d8ccSBjorn Helgaas 120*376f70acSJiang Liu list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) 121f6e1d8ccSBjorn Helgaas if (cfg->segment == segment && 122f6e1d8ccSBjorn Helgaas cfg->start_bus <= bus && bus <= cfg->end_bus) 123f6e1d8ccSBjorn Helgaas return cfg; 124f6e1d8ccSBjorn Helgaas 125f6e1d8ccSBjorn Helgaas return NULL; 126f6e1d8ccSBjorn Helgaas } 127f6e1d8ccSBjorn Helgaas 128fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void) 129fb9aa6f1SThomas Gleixner { 130fb9aa6f1SThomas Gleixner u32 win; 131bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win); 132fb9aa6f1SThomas Gleixner 133fb9aa6f1SThomas Gleixner win = win & 0xf000; 134fb9aa6f1SThomas Gleixner if (win == 0x0000 || win == 0xf000) 135fb9aa6f1SThomas Gleixner return NULL; 136068258bcSYinghai Lu 1377da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL) 138068258bcSYinghai Lu return NULL; 139068258bcSYinghai Lu 140fb9aa6f1SThomas Gleixner return "Intel Corporation E7520 Memory Controller Hub"; 141fb9aa6f1SThomas Gleixner } 142fb9aa6f1SThomas Gleixner 143fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void) 144fb9aa6f1SThomas Gleixner { 145fb9aa6f1SThomas Gleixner u32 pciexbar, mask = 0, len = 0; 146fb9aa6f1SThomas Gleixner 147bb63b421SYinghai Lu raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar); 148fb9aa6f1SThomas Gleixner 149fb9aa6f1SThomas Gleixner /* Enable bit */ 150fb9aa6f1SThomas Gleixner if (!(pciexbar & 1)) 151068258bcSYinghai Lu return NULL; 152fb9aa6f1SThomas Gleixner 153fb9aa6f1SThomas Gleixner /* Size bits */ 154fb9aa6f1SThomas Gleixner switch ((pciexbar >> 1) & 3) { 155fb9aa6f1SThomas Gleixner case 0: 156fb9aa6f1SThomas Gleixner mask = 0xf0000000U; 157fb9aa6f1SThomas Gleixner len = 0x10000000U; 158fb9aa6f1SThomas Gleixner break; 159fb9aa6f1SThomas Gleixner case 1: 160fb9aa6f1SThomas Gleixner mask = 0xf8000000U; 161fb9aa6f1SThomas Gleixner len = 0x08000000U; 162fb9aa6f1SThomas Gleixner break; 163fb9aa6f1SThomas Gleixner case 2: 164fb9aa6f1SThomas Gleixner mask = 0xfc000000U; 165fb9aa6f1SThomas Gleixner len = 0x04000000U; 166fb9aa6f1SThomas Gleixner break; 167fb9aa6f1SThomas Gleixner default: 168068258bcSYinghai Lu return NULL; 169fb9aa6f1SThomas Gleixner } 170fb9aa6f1SThomas Gleixner 171fb9aa6f1SThomas Gleixner /* Errata #2, things break when not aligned on a 256Mb boundary */ 172fb9aa6f1SThomas Gleixner /* Can only happen in 64M/128M mode */ 173fb9aa6f1SThomas Gleixner 174fb9aa6f1SThomas Gleixner if ((pciexbar & mask) & 0x0fffffffU) 175068258bcSYinghai Lu return NULL; 176fb9aa6f1SThomas Gleixner 177fb9aa6f1SThomas Gleixner /* Don't hit the APIC registers and their friends */ 178fb9aa6f1SThomas Gleixner if ((pciexbar & mask) >= 0xf0000000U) 179fb9aa6f1SThomas Gleixner return NULL; 180068258bcSYinghai Lu 1817da7d360SBjorn Helgaas if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL) 182068258bcSYinghai Lu return NULL; 183068258bcSYinghai Lu 184fb9aa6f1SThomas Gleixner return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub"; 185fb9aa6f1SThomas Gleixner } 186fb9aa6f1SThomas Gleixner 1877fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void) 1887fd0da40SYinghai Lu { 1897fd0da40SYinghai Lu u32 low, high, address; 1907fd0da40SYinghai Lu u64 base, msr; 1917fd0da40SYinghai Lu int i; 1927da7d360SBjorn Helgaas unsigned segnbits = 0, busnbits, end_bus; 1937fd0da40SYinghai Lu 1945f0b2976SYinghai Lu if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF)) 1955f0b2976SYinghai Lu return NULL; 1965f0b2976SYinghai Lu 1977fd0da40SYinghai Lu address = MSR_FAM10H_MMIO_CONF_BASE; 1987fd0da40SYinghai Lu if (rdmsr_safe(address, &low, &high)) 1997fd0da40SYinghai Lu return NULL; 2007fd0da40SYinghai Lu 2017fd0da40SYinghai Lu msr = high; 2027fd0da40SYinghai Lu msr <<= 32; 2037fd0da40SYinghai Lu msr |= low; 2047fd0da40SYinghai Lu 2057fd0da40SYinghai Lu /* mmconfig is not enable */ 2067fd0da40SYinghai Lu if (!(msr & FAM10H_MMIO_CONF_ENABLE)) 2077fd0da40SYinghai Lu return NULL; 2087fd0da40SYinghai Lu 2097fd0da40SYinghai Lu base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); 2107fd0da40SYinghai Lu 2117fd0da40SYinghai Lu busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & 2127fd0da40SYinghai Lu FAM10H_MMIO_CONF_BUSRANGE_MASK; 2137fd0da40SYinghai Lu 2147fd0da40SYinghai Lu /* 2157fd0da40SYinghai Lu * only handle bus 0 ? 2167fd0da40SYinghai Lu * need to skip it 2177fd0da40SYinghai Lu */ 2187fd0da40SYinghai Lu if (!busnbits) 2197fd0da40SYinghai Lu return NULL; 2207fd0da40SYinghai Lu 2217fd0da40SYinghai Lu if (busnbits > 8) { 2227fd0da40SYinghai Lu segnbits = busnbits - 8; 2237fd0da40SYinghai Lu busnbits = 8; 2247fd0da40SYinghai Lu } 2257fd0da40SYinghai Lu 2267da7d360SBjorn Helgaas end_bus = (1 << busnbits) - 1; 227068258bcSYinghai Lu for (i = 0; i < (1 << segnbits); i++) 2287da7d360SBjorn Helgaas if (pci_mmconfig_add(i, 0, end_bus, 2297da7d360SBjorn Helgaas base + (1<<28) * i) == NULL) { 2307da7d360SBjorn Helgaas free_all_mmcfg(); 2317da7d360SBjorn Helgaas return NULL; 2327da7d360SBjorn Helgaas } 2337fd0da40SYinghai Lu 2347fd0da40SYinghai Lu return "AMD Family 10h NB"; 2357fd0da40SYinghai Lu } 2367fd0da40SYinghai Lu 2375546d6f5SEd Swierk static bool __initdata mcp55_checked; 2385546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void) 2395546d6f5SEd Swierk { 2405546d6f5SEd Swierk int bus; 2415546d6f5SEd Swierk int mcp55_mmconf_found = 0; 2425546d6f5SEd Swierk 2435546d6f5SEd Swierk static const u32 extcfg_regnum = 0x90; 2445546d6f5SEd Swierk static const u32 extcfg_regsize = 4; 2455546d6f5SEd Swierk static const u32 extcfg_enable_mask = 1<<31; 2465546d6f5SEd Swierk static const u32 extcfg_start_mask = 0xff<<16; 2475546d6f5SEd Swierk static const int extcfg_start_shift = 16; 2485546d6f5SEd Swierk static const u32 extcfg_size_mask = 0x3<<28; 2495546d6f5SEd Swierk static const int extcfg_size_shift = 28; 2505546d6f5SEd Swierk static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20}; 2515546d6f5SEd Swierk static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff}; 2525546d6f5SEd Swierk static const int extcfg_base_lshift = 25; 2535546d6f5SEd Swierk 2545546d6f5SEd Swierk /* 2555546d6f5SEd Swierk * do check if amd fam10h already took over 2565546d6f5SEd Swierk */ 257ff097dddSBjorn Helgaas if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked) 2585546d6f5SEd Swierk return NULL; 2595546d6f5SEd Swierk 2605546d6f5SEd Swierk mcp55_checked = true; 2615546d6f5SEd Swierk for (bus = 0; bus < 256; bus++) { 2625546d6f5SEd Swierk u64 base; 2635546d6f5SEd Swierk u32 l, extcfg; 2645546d6f5SEd Swierk u16 vendor, device; 2655546d6f5SEd Swierk int start, size_index, end; 2665546d6f5SEd Swierk 2675546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l); 2685546d6f5SEd Swierk vendor = l & 0xffff; 2695546d6f5SEd Swierk device = (l >> 16) & 0xffff; 2705546d6f5SEd Swierk 2715546d6f5SEd Swierk if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device) 2725546d6f5SEd Swierk continue; 2735546d6f5SEd Swierk 2745546d6f5SEd Swierk raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum, 2755546d6f5SEd Swierk extcfg_regsize, &extcfg); 2765546d6f5SEd Swierk 2775546d6f5SEd Swierk if (!(extcfg & extcfg_enable_mask)) 2785546d6f5SEd Swierk continue; 2795546d6f5SEd Swierk 2805546d6f5SEd Swierk size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift; 2815546d6f5SEd Swierk base = extcfg & extcfg_base_mask[size_index]; 2825546d6f5SEd Swierk /* base could > 4G */ 2835546d6f5SEd Swierk base <<= extcfg_base_lshift; 2845546d6f5SEd Swierk start = (extcfg & extcfg_start_mask) >> extcfg_start_shift; 2855546d6f5SEd Swierk end = start + extcfg_sizebus[size_index] - 1; 2867da7d360SBjorn Helgaas if (pci_mmconfig_add(0, start, end, base) == NULL) 2877da7d360SBjorn Helgaas continue; 2885546d6f5SEd Swierk mcp55_mmconf_found++; 2895546d6f5SEd Swierk } 2905546d6f5SEd Swierk 2915546d6f5SEd Swierk if (!mcp55_mmconf_found) 2925546d6f5SEd Swierk return NULL; 2935546d6f5SEd Swierk 2945546d6f5SEd Swierk return "nVidia MCP55"; 2955546d6f5SEd Swierk } 2965546d6f5SEd Swierk 297fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe { 2987fd0da40SYinghai Lu u32 bus; 2997fd0da40SYinghai Lu u32 devfn; 300fb9aa6f1SThomas Gleixner u32 vendor; 301fb9aa6f1SThomas Gleixner u32 device; 302fb9aa6f1SThomas Gleixner const char *(*probe)(void); 303fb9aa6f1SThomas Gleixner }; 304fb9aa6f1SThomas Gleixner 305fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = { 3067fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3077fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 }, 3087fd0da40SYinghai Lu { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL, 3097fd0da40SYinghai Lu PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 }, 3107fd0da40SYinghai Lu { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD, 3117fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3127fd0da40SYinghai Lu { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD, 3137fd0da40SYinghai Lu 0x1200, pci_mmcfg_amd_fam10h }, 3145546d6f5SEd Swierk { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA, 3155546d6f5SEd Swierk 0x0369, pci_mmcfg_nvidia_mcp55 }, 316fb9aa6f1SThomas Gleixner }; 317fb9aa6f1SThomas Gleixner 318068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void) 319068258bcSYinghai Lu { 320987c367bSBjorn Helgaas struct pci_mmcfg_region *cfg, *cfgx; 321068258bcSYinghai Lu 322bb8d4133SThomas Gleixner /* Fixup overlaps */ 323ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) { 324d7e6b66fSBjorn Helgaas if (cfg->end_bus < cfg->start_bus) 325d7e6b66fSBjorn Helgaas cfg->end_bus = 255; 326068258bcSYinghai Lu 327bb8d4133SThomas Gleixner /* Don't access the list head ! */ 328bb8d4133SThomas Gleixner if (cfg->list.next == &pci_mmcfg_list) 329bb8d4133SThomas Gleixner break; 330bb8d4133SThomas Gleixner 331ff097dddSBjorn Helgaas cfgx = list_entry(cfg->list.next, typeof(*cfg), list); 332bb8d4133SThomas Gleixner if (cfg->end_bus >= cfgx->start_bus) 333d7e6b66fSBjorn Helgaas cfg->end_bus = cfgx->start_bus - 1; 334068258bcSYinghai Lu } 335068258bcSYinghai Lu } 336068258bcSYinghai Lu 337fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void) 338fb9aa6f1SThomas Gleixner { 339fb9aa6f1SThomas Gleixner u32 l; 3407fd0da40SYinghai Lu u32 bus, devfn; 341fb9aa6f1SThomas Gleixner u16 vendor, device; 342fb9aa6f1SThomas Gleixner int i; 343fb9aa6f1SThomas Gleixner const char *name; 344fb9aa6f1SThomas Gleixner 345bb63b421SYinghai Lu if (!raw_pci_ops) 346bb63b421SYinghai Lu return 0; 347bb63b421SYinghai Lu 3487da7d360SBjorn Helgaas free_all_mmcfg(); 349fb9aa6f1SThomas Gleixner 350068258bcSYinghai Lu for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) { 3517fd0da40SYinghai Lu bus = pci_mmcfg_probes[i].bus; 3527fd0da40SYinghai Lu devfn = pci_mmcfg_probes[i].devfn; 353bb63b421SYinghai Lu raw_pci_ops->read(0, bus, devfn, 0, 4, &l); 3547fd0da40SYinghai Lu vendor = l & 0xffff; 3557fd0da40SYinghai Lu device = (l >> 16) & 0xffff; 3567fd0da40SYinghai Lu 357068258bcSYinghai Lu name = NULL; 358fb9aa6f1SThomas Gleixner if (pci_mmcfg_probes[i].vendor == vendor && 359fb9aa6f1SThomas Gleixner pci_mmcfg_probes[i].device == device) 360fb9aa6f1SThomas Gleixner name = pci_mmcfg_probes[i].probe(); 361068258bcSYinghai Lu 362068258bcSYinghai Lu if (name) 3638c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "%s with MMCONFIG support\n", 364068258bcSYinghai Lu name); 365fb9aa6f1SThomas Gleixner } 366fb9aa6f1SThomas Gleixner 367068258bcSYinghai Lu /* some end_bus_number is crazy, fix it */ 368068258bcSYinghai Lu pci_mmcfg_check_end_bus_number(); 369fb9aa6f1SThomas Gleixner 370ff097dddSBjorn Helgaas return !list_empty(&pci_mmcfg_list); 371fb9aa6f1SThomas Gleixner } 372fb9aa6f1SThomas Gleixner 373ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void) 374fb9aa6f1SThomas Gleixner { 37556ddf4d3SBjorn Helgaas struct pci_mmcfg_region *cfg; 376fb9aa6f1SThomas Gleixner 377ff097dddSBjorn Helgaas list_for_each_entry(cfg, &pci_mmcfg_list, list) 37856ddf4d3SBjorn Helgaas insert_resource(&iomem_resource, &cfg->res); 379fb9aa6f1SThomas Gleixner 380fb9aa6f1SThomas Gleixner /* Mark that the resources have been inserted. */ 381fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 382fb9aa6f1SThomas Gleixner } 383fb9aa6f1SThomas Gleixner 3847752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res, 3857752d5cfSRobert Hancock void *data) 3867752d5cfSRobert Hancock { 3877752d5cfSRobert Hancock struct resource *mcfg_res = data; 3887752d5cfSRobert Hancock struct acpi_resource_address64 address; 3897752d5cfSRobert Hancock acpi_status status; 3907752d5cfSRobert Hancock 3917752d5cfSRobert Hancock if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) { 3927752d5cfSRobert Hancock struct acpi_resource_fixed_memory32 *fixmem32 = 3937752d5cfSRobert Hancock &res->data.fixed_memory32; 3947752d5cfSRobert Hancock if (!fixmem32) 3957752d5cfSRobert Hancock return AE_OK; 3967752d5cfSRobert Hancock if ((mcfg_res->start >= fixmem32->address) && 39775e613cdSYinghai Lu (mcfg_res->end < (fixmem32->address + 3987752d5cfSRobert Hancock fixmem32->address_length))) { 3997752d5cfSRobert Hancock mcfg_res->flags = 1; 4007752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4017752d5cfSRobert Hancock } 4027752d5cfSRobert Hancock } 4037752d5cfSRobert Hancock if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) && 4047752d5cfSRobert Hancock (res->type != ACPI_RESOURCE_TYPE_ADDRESS64)) 4057752d5cfSRobert Hancock return AE_OK; 4067752d5cfSRobert Hancock 4077752d5cfSRobert Hancock status = acpi_resource_to_address64(res, &address); 4087752d5cfSRobert Hancock if (ACPI_FAILURE(status) || 4097752d5cfSRobert Hancock (address.address_length <= 0) || 4107752d5cfSRobert Hancock (address.resource_type != ACPI_MEMORY_RANGE)) 4117752d5cfSRobert Hancock return AE_OK; 4127752d5cfSRobert Hancock 4137752d5cfSRobert Hancock if ((mcfg_res->start >= address.minimum) && 41475e613cdSYinghai Lu (mcfg_res->end < (address.minimum + address.address_length))) { 4157752d5cfSRobert Hancock mcfg_res->flags = 1; 4167752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4177752d5cfSRobert Hancock } 4187752d5cfSRobert Hancock return AE_OK; 4197752d5cfSRobert Hancock } 4207752d5cfSRobert Hancock 4217752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl, 4227752d5cfSRobert Hancock void *context, void **rv) 4237752d5cfSRobert Hancock { 4247752d5cfSRobert Hancock struct resource *mcfg_res = context; 4257752d5cfSRobert Hancock 4267752d5cfSRobert Hancock acpi_walk_resources(handle, METHOD_NAME__CRS, 4277752d5cfSRobert Hancock check_mcfg_resource, context); 4287752d5cfSRobert Hancock 4297752d5cfSRobert Hancock if (mcfg_res->flags) 4307752d5cfSRobert Hancock return AE_CTRL_TERMINATE; 4317752d5cfSRobert Hancock 4327752d5cfSRobert Hancock return AE_OK; 4337752d5cfSRobert Hancock } 4347752d5cfSRobert Hancock 435a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used) 4367752d5cfSRobert Hancock { 4377752d5cfSRobert Hancock struct resource mcfg_res; 4387752d5cfSRobert Hancock 4397752d5cfSRobert Hancock mcfg_res.start = start; 44075e613cdSYinghai Lu mcfg_res.end = end - 1; 4417752d5cfSRobert Hancock mcfg_res.flags = 0; 4427752d5cfSRobert Hancock 4437752d5cfSRobert Hancock acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL); 4447752d5cfSRobert Hancock 4457752d5cfSRobert Hancock if (!mcfg_res.flags) 4467752d5cfSRobert Hancock acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res, 4477752d5cfSRobert Hancock NULL); 4487752d5cfSRobert Hancock 4497752d5cfSRobert Hancock return mcfg_res.flags; 4507752d5cfSRobert Hancock } 4517752d5cfSRobert Hancock 452a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type); 453a83fe32fSYinghai Lu 454a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved, 4558c57786aSBjorn Helgaas struct pci_mmcfg_region *cfg, int with_e820) 456a83fe32fSYinghai Lu { 4572f2a8b9cSBjorn Helgaas u64 addr = cfg->res.start; 4582f2a8b9cSBjorn Helgaas u64 size = resource_size(&cfg->res); 459a83fe32fSYinghai Lu u64 old_size = size; 46056ddf4d3SBjorn Helgaas int valid = 0, num_buses; 461a83fe32fSYinghai Lu 462044cd809SYinghai Lu while (!is_reserved(addr, addr + size, E820_RESERVED)) { 463a83fe32fSYinghai Lu size >>= 1; 464a83fe32fSYinghai Lu if (size < (16UL<<20)) 465a83fe32fSYinghai Lu break; 466a83fe32fSYinghai Lu } 467a83fe32fSYinghai Lu 468a83fe32fSYinghai Lu if (size >= (16UL<<20) || size == old_size) { 4698c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "MMCONFIG at %pR reserved in %s\n", 4708c57786aSBjorn Helgaas &cfg->res, 4718c57786aSBjorn Helgaas with_e820 ? "E820" : "ACPI motherboard resources"); 472a83fe32fSYinghai Lu valid = 1; 473a83fe32fSYinghai Lu 474a83fe32fSYinghai Lu if (old_size != size) { 475d7e6b66fSBjorn Helgaas /* update end_bus */ 476d7e6b66fSBjorn Helgaas cfg->end_bus = cfg->start_bus + ((size>>20) - 1); 47756ddf4d3SBjorn Helgaas num_buses = cfg->end_bus - cfg->start_bus + 1; 47856ddf4d3SBjorn Helgaas cfg->res.end = cfg->res.start + 47956ddf4d3SBjorn Helgaas PCI_MMCFG_BUS_OFFSET(num_buses) - 1; 48056ddf4d3SBjorn Helgaas snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN, 48156ddf4d3SBjorn Helgaas "PCI MMCONFIG %04x [bus %02x-%02x]", 48256ddf4d3SBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus); 4838c57786aSBjorn Helgaas printk(KERN_INFO PREFIX 4848c57786aSBjorn Helgaas "MMCONFIG for %04x [bus%02x-%02x] " 4858c57786aSBjorn Helgaas "at %pR (base %#lx) (size reduced!)\n", 4868c57786aSBjorn Helgaas cfg->segment, cfg->start_bus, cfg->end_bus, 4878c57786aSBjorn Helgaas &cfg->res, (unsigned long) cfg->address); 488a83fe32fSYinghai Lu } 489a83fe32fSYinghai Lu } 490a83fe32fSYinghai Lu 491a83fe32fSYinghai Lu return valid; 492a83fe32fSYinghai Lu } 493a83fe32fSYinghai Lu 4942a76c450SJiang Liu static int __devinit pci_mmcfg_check_reserved(struct pci_mmcfg_region *cfg, 4952a76c450SJiang Liu int early) 496fb9aa6f1SThomas Gleixner { 497a02ce953SFeng Tang if (!early && !acpi_disabled) { 4982a76c450SJiang Liu if (is_mmconf_reserved(is_acpi_reserved, cfg, 0)) 4992a76c450SJiang Liu return 1; 500a02ce953SFeng Tang else 5018c57786aSBjorn Helgaas printk(KERN_ERR FW_BUG PREFIX 5028c57786aSBjorn Helgaas "MMCONFIG at %pR not reserved in " 503a02ce953SFeng Tang "ACPI motherboard resources\n", 504a02ce953SFeng Tang &cfg->res); 505a02ce953SFeng Tang } 506a83fe32fSYinghai Lu 5077752d5cfSRobert Hancock /* Don't try to do this check unless configuration 508bb63b421SYinghai Lu type 1 is available. how about type 2 ?*/ 509a83fe32fSYinghai Lu if (raw_pci_ops) 5102a76c450SJiang Liu return is_mmconf_reserved(e820_all_mapped, cfg, 1); 51105c58b8aSYinghai Lu 5122a76c450SJiang Liu return 0; 5137752d5cfSRobert Hancock } 5147752d5cfSRobert Hancock 5152a76c450SJiang Liu static void __init pci_mmcfg_reject_broken(int early) 5162a76c450SJiang Liu { 5172a76c450SJiang Liu struct pci_mmcfg_region *cfg; 518fb9aa6f1SThomas Gleixner 5192a76c450SJiang Liu list_for_each_entry(cfg, &pci_mmcfg_list, list) { 5202a76c450SJiang Liu if (pci_mmcfg_check_reserved(cfg, early) == 0) { 5218c57786aSBjorn Helgaas printk(KERN_INFO PREFIX "not using MMCONFIG\n"); 5227da7d360SBjorn Helgaas free_all_mmcfg(); 5232a76c450SJiang Liu return; 5242a76c450SJiang Liu } 5252a76c450SJiang Liu } 526fb9aa6f1SThomas Gleixner } 527fb9aa6f1SThomas Gleixner 52805c58b8aSYinghai Lu static int __initdata known_bridge; 52905c58b8aSYinghai Lu 5309a08f7d3SBjorn Helgaas static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg, 5319a08f7d3SBjorn Helgaas struct acpi_mcfg_allocation *cfg) 532c4bf2f37SLen Brown { 5339a08f7d3SBjorn Helgaas int year; 534c4bf2f37SLen Brown 5359a08f7d3SBjorn Helgaas if (cfg->address < 0xFFFFFFFF) 536c4bf2f37SLen Brown return 0; 5379a08f7d3SBjorn Helgaas 53868856859SJack Steiner if (!strcmp(mcfg->header.oem_id, "SGI") || 53968856859SJack Steiner !strcmp(mcfg->header.oem_id, "SGI2")) 5409a08f7d3SBjorn Helgaas return 0; 5419a08f7d3SBjorn Helgaas 5429a08f7d3SBjorn Helgaas if (mcfg->header.revision >= 1) { 5439a08f7d3SBjorn Helgaas if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) && 5449a08f7d3SBjorn Helgaas year >= 2010) 5459a08f7d3SBjorn Helgaas return 0; 5469a08f7d3SBjorn Helgaas } 5479a08f7d3SBjorn Helgaas 5488c57786aSBjorn Helgaas printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx " 5499a08f7d3SBjorn Helgaas "is above 4GB, ignored\n", cfg->pci_segment, 5509a08f7d3SBjorn Helgaas cfg->start_bus_number, cfg->end_bus_number, cfg->address); 5519a08f7d3SBjorn Helgaas return -EINVAL; 552c4bf2f37SLen Brown } 553c4bf2f37SLen Brown 554c4bf2f37SLen Brown static int __init pci_parse_mcfg(struct acpi_table_header *header) 555c4bf2f37SLen Brown { 556c4bf2f37SLen Brown struct acpi_table_mcfg *mcfg; 557d3578ef7SBjorn Helgaas struct acpi_mcfg_allocation *cfg_table, *cfg; 558c4bf2f37SLen Brown unsigned long i; 5597da7d360SBjorn Helgaas int entries; 560c4bf2f37SLen Brown 561c4bf2f37SLen Brown if (!header) 562c4bf2f37SLen Brown return -EINVAL; 563c4bf2f37SLen Brown 564c4bf2f37SLen Brown mcfg = (struct acpi_table_mcfg *)header; 565c4bf2f37SLen Brown 566c4bf2f37SLen Brown /* how many config structures do we have */ 5677da7d360SBjorn Helgaas free_all_mmcfg(); 568e823d6ffSBjorn Helgaas entries = 0; 569c4bf2f37SLen Brown i = header->length - sizeof(struct acpi_table_mcfg); 570c4bf2f37SLen Brown while (i >= sizeof(struct acpi_mcfg_allocation)) { 571e823d6ffSBjorn Helgaas entries++; 572c4bf2f37SLen Brown i -= sizeof(struct acpi_mcfg_allocation); 573c4bf2f37SLen Brown }; 574e823d6ffSBjorn Helgaas if (entries == 0) { 575c4bf2f37SLen Brown printk(KERN_ERR PREFIX "MMCONFIG has no entries\n"); 576c4bf2f37SLen Brown return -ENODEV; 577c4bf2f37SLen Brown } 578c4bf2f37SLen Brown 579d3578ef7SBjorn Helgaas cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1]; 580e823d6ffSBjorn Helgaas for (i = 0; i < entries; i++) { 581d3578ef7SBjorn Helgaas cfg = &cfg_table[i]; 582d3578ef7SBjorn Helgaas if (acpi_mcfg_check_entry(mcfg, cfg)) { 5837da7d360SBjorn Helgaas free_all_mmcfg(); 584c4bf2f37SLen Brown return -ENODEV; 585c4bf2f37SLen Brown } 5867da7d360SBjorn Helgaas 5877da7d360SBjorn Helgaas if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number, 5887da7d360SBjorn Helgaas cfg->end_bus_number, cfg->address) == NULL) { 5897da7d360SBjorn Helgaas printk(KERN_WARNING PREFIX 5907da7d360SBjorn Helgaas "no memory for MCFG entries\n"); 5917da7d360SBjorn Helgaas free_all_mmcfg(); 5927da7d360SBjorn Helgaas return -ENOMEM; 5937da7d360SBjorn Helgaas } 594c4bf2f37SLen Brown } 595c4bf2f37SLen Brown 596c4bf2f37SLen Brown return 0; 597c4bf2f37SLen Brown } 598c4bf2f37SLen Brown 599968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early) 600fb9aa6f1SThomas Gleixner { 6017752d5cfSRobert Hancock /* MMCONFIG disabled */ 6027752d5cfSRobert Hancock if ((pci_probe & PCI_PROBE_MMCONF) == 0) 6037752d5cfSRobert Hancock return; 6047752d5cfSRobert Hancock 6057752d5cfSRobert Hancock /* MMCONFIG already enabled */ 60605c58b8aSYinghai Lu if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF)) 6077752d5cfSRobert Hancock return; 6087752d5cfSRobert Hancock 60905c58b8aSYinghai Lu /* for late to exit */ 61005c58b8aSYinghai Lu if (known_bridge) 61105c58b8aSYinghai Lu return; 6127752d5cfSRobert Hancock 613bb63b421SYinghai Lu if (early) { 61405c58b8aSYinghai Lu if (pci_mmcfg_check_hostbridge()) 61505c58b8aSYinghai Lu known_bridge = 1; 61605c58b8aSYinghai Lu } 61705c58b8aSYinghai Lu 618068258bcSYinghai Lu if (!known_bridge) 6195f0db7a2SFeng Tang acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg); 620068258bcSYinghai Lu 621bb63b421SYinghai Lu pci_mmcfg_reject_broken(early); 6227752d5cfSRobert Hancock 623ff097dddSBjorn Helgaas if (list_empty(&pci_mmcfg_list)) 624fb9aa6f1SThomas Gleixner return; 625fb9aa6f1SThomas Gleixner 626a3170c1fSJan Beulich if (pcibios_last_bus < 0) { 627a3170c1fSJan Beulich const struct pci_mmcfg_region *cfg; 628a3170c1fSJan Beulich 629a3170c1fSJan Beulich list_for_each_entry(cfg, &pci_mmcfg_list, list) { 630a3170c1fSJan Beulich if (cfg->segment) 631a3170c1fSJan Beulich break; 632a3170c1fSJan Beulich pcibios_last_bus = cfg->end_bus; 633a3170c1fSJan Beulich } 634a3170c1fSJan Beulich } 635a3170c1fSJan Beulich 636ebd60cd6SYinghai Lu if (pci_mmcfg_arch_init()) 637fb9aa6f1SThomas Gleixner pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF; 638ebd60cd6SYinghai Lu else { 639fb9aa6f1SThomas Gleixner /* 640fb9aa6f1SThomas Gleixner * Signal not to attempt to insert mmcfg resources because 641fb9aa6f1SThomas Gleixner * the architecture mmcfg setup could not initialize. 642fb9aa6f1SThomas Gleixner */ 643fb9aa6f1SThomas Gleixner pci_mmcfg_resources_inserted = 1; 644fb9aa6f1SThomas Gleixner } 645fb9aa6f1SThomas Gleixner } 646fb9aa6f1SThomas Gleixner 647bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void) 64805c58b8aSYinghai Lu { 649bb63b421SYinghai Lu __pci_mmcfg_init(1); 65005c58b8aSYinghai Lu } 65105c58b8aSYinghai Lu 65205c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void) 65305c58b8aSYinghai Lu { 654bb63b421SYinghai Lu __pci_mmcfg_init(0); 65505c58b8aSYinghai Lu } 65605c58b8aSYinghai Lu 657fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void) 658fb9aa6f1SThomas Gleixner { 659fb9aa6f1SThomas Gleixner /* 660fb9aa6f1SThomas Gleixner * If resources are already inserted or we are not using MMCONFIG, 661fb9aa6f1SThomas Gleixner * don't insert the resources. 662fb9aa6f1SThomas Gleixner */ 663fb9aa6f1SThomas Gleixner if ((pci_mmcfg_resources_inserted == 1) || 664fb9aa6f1SThomas Gleixner (pci_probe & PCI_PROBE_MMCONF) == 0 || 665ff097dddSBjorn Helgaas list_empty(&pci_mmcfg_list)) 666fb9aa6f1SThomas Gleixner return 1; 667fb9aa6f1SThomas Gleixner 668fb9aa6f1SThomas Gleixner /* 669fb9aa6f1SThomas Gleixner * Attempt to insert the mmcfg resources but not with the busy flag 670fb9aa6f1SThomas Gleixner * marked so it won't cause request errors when __request_region is 671fb9aa6f1SThomas Gleixner * called. 672fb9aa6f1SThomas Gleixner */ 673ebd60cd6SYinghai Lu pci_mmcfg_insert_resources(); 674fb9aa6f1SThomas Gleixner 675fb9aa6f1SThomas Gleixner return 0; 676fb9aa6f1SThomas Gleixner } 677fb9aa6f1SThomas Gleixner 678fb9aa6f1SThomas Gleixner /* 679fb9aa6f1SThomas Gleixner * Perform MMCONFIG resource insertion after PCI initialization to allow for 680fb9aa6f1SThomas Gleixner * misprogrammed MCFG tables that state larger sizes but actually conflict 681fb9aa6f1SThomas Gleixner * with other system resources. 682fb9aa6f1SThomas Gleixner */ 683fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources); 684