xref: /openbmc/linux/arch/x86/pci/mmconfig-shared.c (revision 068258bc15439c11a966e873f931cc8e513dca61)
1fb9aa6f1SThomas Gleixner /*
2fb9aa6f1SThomas Gleixner  * mmconfig-shared.c - Low-level direct PCI config space access via
3fb9aa6f1SThomas Gleixner  *                     MMCONFIG - common code between i386 and x86-64.
4fb9aa6f1SThomas Gleixner  *
5fb9aa6f1SThomas Gleixner  * This code does:
6fb9aa6f1SThomas Gleixner  * - known chipset handling
7fb9aa6f1SThomas Gleixner  * - ACPI decoding and validation
8fb9aa6f1SThomas Gleixner  *
9fb9aa6f1SThomas Gleixner  * Per-architecture code takes care of the mappings and accesses
10fb9aa6f1SThomas Gleixner  * themselves.
11fb9aa6f1SThomas Gleixner  */
12fb9aa6f1SThomas Gleixner 
13fb9aa6f1SThomas Gleixner #include <linux/pci.h>
14fb9aa6f1SThomas Gleixner #include <linux/init.h>
15fb9aa6f1SThomas Gleixner #include <linux/acpi.h>
16fb9aa6f1SThomas Gleixner #include <linux/bitmap.h>
17*068258bcSYinghai Lu #include <linux/sort.h>
18fb9aa6f1SThomas Gleixner #include <asm/e820.h>
1982487711SJaswinder Singh Rajput #include <asm/pci_x86.h>
20fb9aa6f1SThomas Gleixner 
21fb9aa6f1SThomas Gleixner /* aperture is up to 256MB but BIOS may reserve less */
22fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MIN	(2 * 1024*1024)
23fb9aa6f1SThomas Gleixner #define MMCONFIG_APER_MAX	(256 * 1024*1024)
24fb9aa6f1SThomas Gleixner 
25fb9aa6f1SThomas Gleixner /* Indicate if the mmcfg resources have been placed into the resource table. */
26fb9aa6f1SThomas Gleixner static int __initdata pci_mmcfg_resources_inserted;
27fb9aa6f1SThomas Gleixner 
28*068258bcSYinghai Lu static __init int extend_mmcfg(int num)
29*068258bcSYinghai Lu {
30*068258bcSYinghai Lu 	struct acpi_mcfg_allocation *new;
31*068258bcSYinghai Lu 	int new_num = pci_mmcfg_config_num + num;
32*068258bcSYinghai Lu 
33*068258bcSYinghai Lu 	new = kzalloc(sizeof(pci_mmcfg_config[0]) * new_num, GFP_KERNEL);
34*068258bcSYinghai Lu 	if (!new)
35*068258bcSYinghai Lu 		return -1;
36*068258bcSYinghai Lu 
37*068258bcSYinghai Lu 	if (pci_mmcfg_config) {
38*068258bcSYinghai Lu 		memcpy(new, pci_mmcfg_config,
39*068258bcSYinghai Lu 			 sizeof(pci_mmcfg_config[0]) * new_num);
40*068258bcSYinghai Lu 		kfree(pci_mmcfg_config);
41*068258bcSYinghai Lu 	}
42*068258bcSYinghai Lu 	pci_mmcfg_config = new;
43*068258bcSYinghai Lu 
44*068258bcSYinghai Lu 	return 0;
45*068258bcSYinghai Lu }
46*068258bcSYinghai Lu 
47*068258bcSYinghai Lu static __init void fill_one_mmcfg(u64 addr, int segment, int start, int end)
48*068258bcSYinghai Lu {
49*068258bcSYinghai Lu 	int i = pci_mmcfg_config_num;
50*068258bcSYinghai Lu 
51*068258bcSYinghai Lu 	pci_mmcfg_config_num++;
52*068258bcSYinghai Lu 	pci_mmcfg_config[i].address = addr;
53*068258bcSYinghai Lu 	pci_mmcfg_config[i].pci_segment = segment;
54*068258bcSYinghai Lu 	pci_mmcfg_config[i].start_bus_number = start;
55*068258bcSYinghai Lu 	pci_mmcfg_config[i].end_bus_number = end;
56*068258bcSYinghai Lu }
57*068258bcSYinghai Lu 
58fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_e7520(void)
59fb9aa6f1SThomas Gleixner {
60fb9aa6f1SThomas Gleixner 	u32 win;
61bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
62fb9aa6f1SThomas Gleixner 
63fb9aa6f1SThomas Gleixner 	win = win & 0xf000;
64fb9aa6f1SThomas Gleixner 	if (win == 0x0000 || win == 0xf000)
65fb9aa6f1SThomas Gleixner 		return NULL;
66*068258bcSYinghai Lu 
67*068258bcSYinghai Lu 	if (extend_mmcfg(1) == -1)
68*068258bcSYinghai Lu 		return NULL;
69*068258bcSYinghai Lu 
70*068258bcSYinghai Lu 	fill_one_mmcfg(win << 16, 0, 0, 255);
71fb9aa6f1SThomas Gleixner 
72fb9aa6f1SThomas Gleixner 	return "Intel Corporation E7520 Memory Controller Hub";
73fb9aa6f1SThomas Gleixner }
74fb9aa6f1SThomas Gleixner 
75fb9aa6f1SThomas Gleixner static const char __init *pci_mmcfg_intel_945(void)
76fb9aa6f1SThomas Gleixner {
77fb9aa6f1SThomas Gleixner 	u32 pciexbar, mask = 0, len = 0;
78fb9aa6f1SThomas Gleixner 
79bb63b421SYinghai Lu 	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
80fb9aa6f1SThomas Gleixner 
81fb9aa6f1SThomas Gleixner 	/* Enable bit */
82fb9aa6f1SThomas Gleixner 	if (!(pciexbar & 1))
83*068258bcSYinghai Lu 		return NULL;
84fb9aa6f1SThomas Gleixner 
85fb9aa6f1SThomas Gleixner 	/* Size bits */
86fb9aa6f1SThomas Gleixner 	switch ((pciexbar >> 1) & 3) {
87fb9aa6f1SThomas Gleixner 	case 0:
88fb9aa6f1SThomas Gleixner 		mask = 0xf0000000U;
89fb9aa6f1SThomas Gleixner 		len  = 0x10000000U;
90fb9aa6f1SThomas Gleixner 		break;
91fb9aa6f1SThomas Gleixner 	case 1:
92fb9aa6f1SThomas Gleixner 		mask = 0xf8000000U;
93fb9aa6f1SThomas Gleixner 		len  = 0x08000000U;
94fb9aa6f1SThomas Gleixner 		break;
95fb9aa6f1SThomas Gleixner 	case 2:
96fb9aa6f1SThomas Gleixner 		mask = 0xfc000000U;
97fb9aa6f1SThomas Gleixner 		len  = 0x04000000U;
98fb9aa6f1SThomas Gleixner 		break;
99fb9aa6f1SThomas Gleixner 	default:
100*068258bcSYinghai Lu 		return NULL;
101fb9aa6f1SThomas Gleixner 	}
102fb9aa6f1SThomas Gleixner 
103fb9aa6f1SThomas Gleixner 	/* Errata #2, things break when not aligned on a 256Mb boundary */
104fb9aa6f1SThomas Gleixner 	/* Can only happen in 64M/128M mode */
105fb9aa6f1SThomas Gleixner 
106fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) & 0x0fffffffU)
107*068258bcSYinghai Lu 		return NULL;
108fb9aa6f1SThomas Gleixner 
109fb9aa6f1SThomas Gleixner 	/* Don't hit the APIC registers and their friends */
110fb9aa6f1SThomas Gleixner 	if ((pciexbar & mask) >= 0xf0000000U)
111fb9aa6f1SThomas Gleixner 		return NULL;
112*068258bcSYinghai Lu 
113*068258bcSYinghai Lu 	if (extend_mmcfg(1) == -1)
114*068258bcSYinghai Lu 		return NULL;
115*068258bcSYinghai Lu 
116*068258bcSYinghai Lu 	fill_one_mmcfg(pciexbar & mask, 0, 0, (len >> 20) - 1);
117fb9aa6f1SThomas Gleixner 
118fb9aa6f1SThomas Gleixner 	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
119fb9aa6f1SThomas Gleixner }
120fb9aa6f1SThomas Gleixner 
1217fd0da40SYinghai Lu static const char __init *pci_mmcfg_amd_fam10h(void)
1227fd0da40SYinghai Lu {
1237fd0da40SYinghai Lu 	u32 low, high, address;
1247fd0da40SYinghai Lu 	u64 base, msr;
1257fd0da40SYinghai Lu 	int i;
1267fd0da40SYinghai Lu 	unsigned segnbits = 0, busnbits;
1277fd0da40SYinghai Lu 
1285f0b2976SYinghai Lu 	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
1295f0b2976SYinghai Lu 		return NULL;
1305f0b2976SYinghai Lu 
1317fd0da40SYinghai Lu 	address = MSR_FAM10H_MMIO_CONF_BASE;
1327fd0da40SYinghai Lu 	if (rdmsr_safe(address, &low, &high))
1337fd0da40SYinghai Lu 		return NULL;
1347fd0da40SYinghai Lu 
1357fd0da40SYinghai Lu 	msr = high;
1367fd0da40SYinghai Lu 	msr <<= 32;
1377fd0da40SYinghai Lu 	msr |= low;
1387fd0da40SYinghai Lu 
1397fd0da40SYinghai Lu 	/* mmconfig is not enable */
1407fd0da40SYinghai Lu 	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
1417fd0da40SYinghai Lu 		return NULL;
1427fd0da40SYinghai Lu 
1437fd0da40SYinghai Lu 	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
1447fd0da40SYinghai Lu 
1457fd0da40SYinghai Lu 	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
1467fd0da40SYinghai Lu 			 FAM10H_MMIO_CONF_BUSRANGE_MASK;
1477fd0da40SYinghai Lu 
1487fd0da40SYinghai Lu 	/*
1497fd0da40SYinghai Lu 	 * only handle bus 0 ?
1507fd0da40SYinghai Lu 	 * need to skip it
1517fd0da40SYinghai Lu 	 */
1527fd0da40SYinghai Lu 	if (!busnbits)
1537fd0da40SYinghai Lu 		return NULL;
1547fd0da40SYinghai Lu 
1557fd0da40SYinghai Lu 	if (busnbits > 8) {
1567fd0da40SYinghai Lu 		segnbits = busnbits - 8;
1577fd0da40SYinghai Lu 		busnbits = 8;
1587fd0da40SYinghai Lu 	}
1597fd0da40SYinghai Lu 
160*068258bcSYinghai Lu 	if (extend_mmcfg(1 << segnbits) == -1)
1617fd0da40SYinghai Lu 		return NULL;
1627fd0da40SYinghai Lu 
163*068258bcSYinghai Lu 	for (i = 0; i < (1 << segnbits); i++)
164*068258bcSYinghai Lu 		fill_one_mmcfg(base + (1<<28) * i, i, 0, (1 << busnbits) - 1);
1657fd0da40SYinghai Lu 
1667fd0da40SYinghai Lu 	return "AMD Family 10h NB";
1677fd0da40SYinghai Lu }
1687fd0da40SYinghai Lu 
1695546d6f5SEd Swierk static bool __initdata mcp55_checked;
1705546d6f5SEd Swierk static const char __init *pci_mmcfg_nvidia_mcp55(void)
1715546d6f5SEd Swierk {
1725546d6f5SEd Swierk 	int bus;
1735546d6f5SEd Swierk 	int mcp55_mmconf_found = 0;
1745546d6f5SEd Swierk 
1755546d6f5SEd Swierk 	static const u32 extcfg_regnum		= 0x90;
1765546d6f5SEd Swierk 	static const u32 extcfg_regsize		= 4;
1775546d6f5SEd Swierk 	static const u32 extcfg_enable_mask	= 1<<31;
1785546d6f5SEd Swierk 	static const u32 extcfg_start_mask	= 0xff<<16;
1795546d6f5SEd Swierk 	static const int extcfg_start_shift	= 16;
1805546d6f5SEd Swierk 	static const u32 extcfg_size_mask	= 0x3<<28;
1815546d6f5SEd Swierk 	static const int extcfg_size_shift	= 28;
1825546d6f5SEd Swierk 	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
1835546d6f5SEd Swierk 	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
1845546d6f5SEd Swierk 	static const int extcfg_base_lshift	= 25;
1855546d6f5SEd Swierk 
1865546d6f5SEd Swierk 	/*
1875546d6f5SEd Swierk 	 * do check if amd fam10h already took over
1885546d6f5SEd Swierk 	 */
1895546d6f5SEd Swierk 	if (!acpi_disabled || pci_mmcfg_config_num || mcp55_checked)
1905546d6f5SEd Swierk 		return NULL;
1915546d6f5SEd Swierk 
1925546d6f5SEd Swierk 	mcp55_checked = true;
1935546d6f5SEd Swierk 	for (bus = 0; bus < 256; bus++) {
1945546d6f5SEd Swierk 		u64 base;
1955546d6f5SEd Swierk 		u32 l, extcfg;
1965546d6f5SEd Swierk 		u16 vendor, device;
1975546d6f5SEd Swierk 		int start, size_index, end;
1985546d6f5SEd Swierk 
1995546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
2005546d6f5SEd Swierk 		vendor = l & 0xffff;
2015546d6f5SEd Swierk 		device = (l >> 16) & 0xffff;
2025546d6f5SEd Swierk 
2035546d6f5SEd Swierk 		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
2045546d6f5SEd Swierk 			continue;
2055546d6f5SEd Swierk 
2065546d6f5SEd Swierk 		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
2075546d6f5SEd Swierk 				  extcfg_regsize, &extcfg);
2085546d6f5SEd Swierk 
2095546d6f5SEd Swierk 		if (!(extcfg & extcfg_enable_mask))
2105546d6f5SEd Swierk 			continue;
2115546d6f5SEd Swierk 
2125546d6f5SEd Swierk 		if (extend_mmcfg(1) == -1)
2135546d6f5SEd Swierk 			continue;
2145546d6f5SEd Swierk 
2155546d6f5SEd Swierk 		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
2165546d6f5SEd Swierk 		base = extcfg & extcfg_base_mask[size_index];
2175546d6f5SEd Swierk 		/* base could > 4G */
2185546d6f5SEd Swierk 		base <<= extcfg_base_lshift;
2195546d6f5SEd Swierk 		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
2205546d6f5SEd Swierk 		end = start + extcfg_sizebus[size_index] - 1;
2215546d6f5SEd Swierk 		fill_one_mmcfg(base, 0, start, end);
2225546d6f5SEd Swierk 		mcp55_mmconf_found++;
2235546d6f5SEd Swierk 	}
2245546d6f5SEd Swierk 
2255546d6f5SEd Swierk 	if (!mcp55_mmconf_found)
2265546d6f5SEd Swierk 		return NULL;
2275546d6f5SEd Swierk 
2285546d6f5SEd Swierk 	return "nVidia MCP55";
2295546d6f5SEd Swierk }
2305546d6f5SEd Swierk 
231fb9aa6f1SThomas Gleixner struct pci_mmcfg_hostbridge_probe {
2327fd0da40SYinghai Lu 	u32 bus;
2337fd0da40SYinghai Lu 	u32 devfn;
234fb9aa6f1SThomas Gleixner 	u32 vendor;
235fb9aa6f1SThomas Gleixner 	u32 device;
236fb9aa6f1SThomas Gleixner 	const char *(*probe)(void);
237fb9aa6f1SThomas Gleixner };
238fb9aa6f1SThomas Gleixner 
239fb9aa6f1SThomas Gleixner static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
2407fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2417fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
2427fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
2437fd0da40SYinghai Lu 	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
2447fd0da40SYinghai Lu 	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
2457fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2467fd0da40SYinghai Lu 	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
2477fd0da40SYinghai Lu 	  0x1200, pci_mmcfg_amd_fam10h },
2485546d6f5SEd Swierk 	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
2495546d6f5SEd Swierk 	  0x0369, pci_mmcfg_nvidia_mcp55 },
250fb9aa6f1SThomas Gleixner };
251fb9aa6f1SThomas Gleixner 
252*068258bcSYinghai Lu static int __init cmp_mmcfg(const void *x1, const void *x2)
253*068258bcSYinghai Lu {
254*068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m1 = x1;
255*068258bcSYinghai Lu 	const typeof(pci_mmcfg_config[0]) *m2 = x2;
256*068258bcSYinghai Lu 	int start1, start2;
257*068258bcSYinghai Lu 
258*068258bcSYinghai Lu 	start1 = m1->start_bus_number;
259*068258bcSYinghai Lu 	start2 = m2->start_bus_number;
260*068258bcSYinghai Lu 
261*068258bcSYinghai Lu 	return start1 - start2;
262*068258bcSYinghai Lu }
263*068258bcSYinghai Lu 
264*068258bcSYinghai Lu static void __init pci_mmcfg_check_end_bus_number(void)
265*068258bcSYinghai Lu {
266*068258bcSYinghai Lu 	int i;
267*068258bcSYinghai Lu 	typeof(pci_mmcfg_config[0]) *cfg, *cfgx;
268*068258bcSYinghai Lu 
269*068258bcSYinghai Lu 	/* sort them at first */
270*068258bcSYinghai Lu 	sort(pci_mmcfg_config, pci_mmcfg_config_num,
271*068258bcSYinghai Lu 		 sizeof(pci_mmcfg_config[0]), cmp_mmcfg, NULL);
272*068258bcSYinghai Lu 
273*068258bcSYinghai Lu 	/* last one*/
274*068258bcSYinghai Lu 	if (pci_mmcfg_config_num > 0) {
275*068258bcSYinghai Lu 		i = pci_mmcfg_config_num - 1;
276*068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
277*068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
278*068258bcSYinghai Lu 			cfg->end_bus_number = 255;
279*068258bcSYinghai Lu 	}
280*068258bcSYinghai Lu 
281*068258bcSYinghai Lu 	/* don't overlap please */
282*068258bcSYinghai Lu 	for (i = 0; i < pci_mmcfg_config_num - 1; i++) {
283*068258bcSYinghai Lu 		cfg = &pci_mmcfg_config[i];
284*068258bcSYinghai Lu 		cfgx = &pci_mmcfg_config[i+1];
285*068258bcSYinghai Lu 
286*068258bcSYinghai Lu 		if (cfg->end_bus_number < cfg->start_bus_number)
287*068258bcSYinghai Lu 			cfg->end_bus_number = 255;
288*068258bcSYinghai Lu 
289*068258bcSYinghai Lu 		if (cfg->end_bus_number >= cfgx->start_bus_number)
290*068258bcSYinghai Lu 			cfg->end_bus_number = cfgx->start_bus_number - 1;
291*068258bcSYinghai Lu 	}
292*068258bcSYinghai Lu }
293*068258bcSYinghai Lu 
294fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_check_hostbridge(void)
295fb9aa6f1SThomas Gleixner {
296fb9aa6f1SThomas Gleixner 	u32 l;
2977fd0da40SYinghai Lu 	u32 bus, devfn;
298fb9aa6f1SThomas Gleixner 	u16 vendor, device;
299fb9aa6f1SThomas Gleixner 	int i;
300fb9aa6f1SThomas Gleixner 	const char *name;
301fb9aa6f1SThomas Gleixner 
302bb63b421SYinghai Lu 	if (!raw_pci_ops)
303bb63b421SYinghai Lu 		return 0;
304bb63b421SYinghai Lu 
305fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
306fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
307fb9aa6f1SThomas Gleixner 
308*068258bcSYinghai Lu 	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
3097fd0da40SYinghai Lu 		bus =  pci_mmcfg_probes[i].bus;
3107fd0da40SYinghai Lu 		devfn = pci_mmcfg_probes[i].devfn;
311bb63b421SYinghai Lu 		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
3127fd0da40SYinghai Lu 		vendor = l & 0xffff;
3137fd0da40SYinghai Lu 		device = (l >> 16) & 0xffff;
3147fd0da40SYinghai Lu 
315*068258bcSYinghai Lu 		name = NULL;
316fb9aa6f1SThomas Gleixner 		if (pci_mmcfg_probes[i].vendor == vendor &&
317fb9aa6f1SThomas Gleixner 		    pci_mmcfg_probes[i].device == device)
318fb9aa6f1SThomas Gleixner 			name = pci_mmcfg_probes[i].probe();
319*068258bcSYinghai Lu 
320*068258bcSYinghai Lu 		if (name)
321*068258bcSYinghai Lu 			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
322*068258bcSYinghai Lu 			       name);
323fb9aa6f1SThomas Gleixner 	}
324fb9aa6f1SThomas Gleixner 
325*068258bcSYinghai Lu 	/* some end_bus_number is crazy, fix it */
326*068258bcSYinghai Lu 	pci_mmcfg_check_end_bus_number();
327fb9aa6f1SThomas Gleixner 
328*068258bcSYinghai Lu 	return pci_mmcfg_config_num != 0;
329fb9aa6f1SThomas Gleixner }
330fb9aa6f1SThomas Gleixner 
331ebd60cd6SYinghai Lu static void __init pci_mmcfg_insert_resources(void)
332fb9aa6f1SThomas Gleixner {
333*068258bcSYinghai Lu #define PCI_MMCFG_RESOURCE_NAME_LEN 24
334fb9aa6f1SThomas Gleixner 	int i;
335fb9aa6f1SThomas Gleixner 	struct resource *res;
336fb9aa6f1SThomas Gleixner 	char *names;
337fb9aa6f1SThomas Gleixner 	unsigned num_buses;
338fb9aa6f1SThomas Gleixner 
339fb9aa6f1SThomas Gleixner 	res = kcalloc(PCI_MMCFG_RESOURCE_NAME_LEN + sizeof(*res),
340fb9aa6f1SThomas Gleixner 			pci_mmcfg_config_num, GFP_KERNEL);
341fb9aa6f1SThomas Gleixner 	if (!res) {
342fb9aa6f1SThomas Gleixner 		printk(KERN_ERR "PCI: Unable to allocate MMCONFIG resources\n");
343fb9aa6f1SThomas Gleixner 		return;
344fb9aa6f1SThomas Gleixner 	}
345fb9aa6f1SThomas Gleixner 
346fb9aa6f1SThomas Gleixner 	names = (void *)&res[pci_mmcfg_config_num];
347fb9aa6f1SThomas Gleixner 	for (i = 0; i < pci_mmcfg_config_num; i++, res++) {
348fb9aa6f1SThomas Gleixner 		struct acpi_mcfg_allocation *cfg = &pci_mmcfg_config[i];
349fb9aa6f1SThomas Gleixner 		num_buses = cfg->end_bus_number - cfg->start_bus_number + 1;
350fb9aa6f1SThomas Gleixner 		res->name = names;
351*068258bcSYinghai Lu 		snprintf(names, PCI_MMCFG_RESOURCE_NAME_LEN,
352*068258bcSYinghai Lu 			 "PCI MMCONFIG %u [%02x-%02x]", cfg->pci_segment,
353*068258bcSYinghai Lu 			 cfg->start_bus_number, cfg->end_bus_number);
354*068258bcSYinghai Lu 		res->start = cfg->address + (cfg->start_bus_number << 20);
355fb9aa6f1SThomas Gleixner 		res->end = res->start + (num_buses << 20) - 1;
356ebd60cd6SYinghai Lu 		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
357fb9aa6f1SThomas Gleixner 		insert_resource(&iomem_resource, res);
358fb9aa6f1SThomas Gleixner 		names += PCI_MMCFG_RESOURCE_NAME_LEN;
359fb9aa6f1SThomas Gleixner 	}
360fb9aa6f1SThomas Gleixner 
361fb9aa6f1SThomas Gleixner 	/* Mark that the resources have been inserted. */
362fb9aa6f1SThomas Gleixner 	pci_mmcfg_resources_inserted = 1;
363fb9aa6f1SThomas Gleixner }
364fb9aa6f1SThomas Gleixner 
3657752d5cfSRobert Hancock static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
3667752d5cfSRobert Hancock 					      void *data)
3677752d5cfSRobert Hancock {
3687752d5cfSRobert Hancock 	struct resource *mcfg_res = data;
3697752d5cfSRobert Hancock 	struct acpi_resource_address64 address;
3707752d5cfSRobert Hancock 	acpi_status status;
3717752d5cfSRobert Hancock 
3727752d5cfSRobert Hancock 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
3737752d5cfSRobert Hancock 		struct acpi_resource_fixed_memory32 *fixmem32 =
3747752d5cfSRobert Hancock 			&res->data.fixed_memory32;
3757752d5cfSRobert Hancock 		if (!fixmem32)
3767752d5cfSRobert Hancock 			return AE_OK;
3777752d5cfSRobert Hancock 		if ((mcfg_res->start >= fixmem32->address) &&
3787752d5cfSRobert Hancock 		    (mcfg_res->end < (fixmem32->address +
3797752d5cfSRobert Hancock 				      fixmem32->address_length))) {
3807752d5cfSRobert Hancock 			mcfg_res->flags = 1;
3817752d5cfSRobert Hancock 			return AE_CTRL_TERMINATE;
3827752d5cfSRobert Hancock 		}
3837752d5cfSRobert Hancock 	}
3847752d5cfSRobert Hancock 	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
3857752d5cfSRobert Hancock 	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
3867752d5cfSRobert Hancock 		return AE_OK;
3877752d5cfSRobert Hancock 
3887752d5cfSRobert Hancock 	status = acpi_resource_to_address64(res, &address);
3897752d5cfSRobert Hancock 	if (ACPI_FAILURE(status) ||
3907752d5cfSRobert Hancock 	   (address.address_length <= 0) ||
3917752d5cfSRobert Hancock 	   (address.resource_type != ACPI_MEMORY_RANGE))
3927752d5cfSRobert Hancock 		return AE_OK;
3937752d5cfSRobert Hancock 
3947752d5cfSRobert Hancock 	if ((mcfg_res->start >= address.minimum) &&
3957752d5cfSRobert Hancock 	    (mcfg_res->end < (address.minimum + address.address_length))) {
3967752d5cfSRobert Hancock 		mcfg_res->flags = 1;
3977752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
3987752d5cfSRobert Hancock 	}
3997752d5cfSRobert Hancock 	return AE_OK;
4007752d5cfSRobert Hancock }
4017752d5cfSRobert Hancock 
4027752d5cfSRobert Hancock static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
4037752d5cfSRobert Hancock 		void *context, void **rv)
4047752d5cfSRobert Hancock {
4057752d5cfSRobert Hancock 	struct resource *mcfg_res = context;
4067752d5cfSRobert Hancock 
4077752d5cfSRobert Hancock 	acpi_walk_resources(handle, METHOD_NAME__CRS,
4087752d5cfSRobert Hancock 			    check_mcfg_resource, context);
4097752d5cfSRobert Hancock 
4107752d5cfSRobert Hancock 	if (mcfg_res->flags)
4117752d5cfSRobert Hancock 		return AE_CTRL_TERMINATE;
4127752d5cfSRobert Hancock 
4137752d5cfSRobert Hancock 	return AE_OK;
4147752d5cfSRobert Hancock }
4157752d5cfSRobert Hancock 
416a83fe32fSYinghai Lu static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
4177752d5cfSRobert Hancock {
4187752d5cfSRobert Hancock 	struct resource mcfg_res;
4197752d5cfSRobert Hancock 
4207752d5cfSRobert Hancock 	mcfg_res.start = start;
4217752d5cfSRobert Hancock 	mcfg_res.end = end;
4227752d5cfSRobert Hancock 	mcfg_res.flags = 0;
4237752d5cfSRobert Hancock 
4247752d5cfSRobert Hancock 	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
4257752d5cfSRobert Hancock 
4267752d5cfSRobert Hancock 	if (!mcfg_res.flags)
4277752d5cfSRobert Hancock 		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
4287752d5cfSRobert Hancock 				 NULL);
4297752d5cfSRobert Hancock 
4307752d5cfSRobert Hancock 	return mcfg_res.flags;
4317752d5cfSRobert Hancock }
4327752d5cfSRobert Hancock 
433a83fe32fSYinghai Lu typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
434a83fe32fSYinghai Lu 
435a83fe32fSYinghai Lu static int __init is_mmconf_reserved(check_reserved_t is_reserved,
436a83fe32fSYinghai Lu 		u64 addr, u64 size, int i,
437a83fe32fSYinghai Lu 		typeof(pci_mmcfg_config[0]) *cfg, int with_e820)
438a83fe32fSYinghai Lu {
439a83fe32fSYinghai Lu 	u64 old_size = size;
440a83fe32fSYinghai Lu 	int valid = 0;
441a83fe32fSYinghai Lu 
442a83fe32fSYinghai Lu 	while (!is_reserved(addr, addr + size - 1, E820_RESERVED)) {
443a83fe32fSYinghai Lu 		size >>= 1;
444a83fe32fSYinghai Lu 		if (size < (16UL<<20))
445a83fe32fSYinghai Lu 			break;
446a83fe32fSYinghai Lu 	}
447a83fe32fSYinghai Lu 
448a83fe32fSYinghai Lu 	if (size >= (16UL<<20) || size == old_size) {
449a83fe32fSYinghai Lu 		printk(KERN_NOTICE
450a83fe32fSYinghai Lu 		       "PCI: MCFG area at %Lx reserved in %s\n",
451a83fe32fSYinghai Lu 			addr, with_e820?"E820":"ACPI motherboard resources");
452a83fe32fSYinghai Lu 		valid = 1;
453a83fe32fSYinghai Lu 
454a83fe32fSYinghai Lu 		if (old_size != size) {
455a83fe32fSYinghai Lu 			/* update end_bus_number */
456a83fe32fSYinghai Lu 			cfg->end_bus_number = cfg->start_bus_number + ((size>>20) - 1);
457a83fe32fSYinghai Lu 			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
458a83fe32fSYinghai Lu 			       "segment %hu buses %u - %u\n",
459a83fe32fSYinghai Lu 			       i, (unsigned long)cfg->address, cfg->pci_segment,
460a83fe32fSYinghai Lu 			       (unsigned int)cfg->start_bus_number,
461a83fe32fSYinghai Lu 			       (unsigned int)cfg->end_bus_number);
462a83fe32fSYinghai Lu 		}
463a83fe32fSYinghai Lu 	}
464a83fe32fSYinghai Lu 
465a83fe32fSYinghai Lu 	return valid;
466a83fe32fSYinghai Lu }
467a83fe32fSYinghai Lu 
468bb63b421SYinghai Lu static void __init pci_mmcfg_reject_broken(int early)
469fb9aa6f1SThomas Gleixner {
470fb9aa6f1SThomas Gleixner 	typeof(pci_mmcfg_config[0]) *cfg;
4717752d5cfSRobert Hancock 	int i;
472fb9aa6f1SThomas Gleixner 
473fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
474fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
475fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
476fb9aa6f1SThomas Gleixner 		return;
477fb9aa6f1SThomas Gleixner 
4787752d5cfSRobert Hancock 	for (i = 0; i < pci_mmcfg_config_num; i++) {
47905c58b8aSYinghai Lu 		int valid = 0;
480a83fe32fSYinghai Lu 		u64 addr, size;
481a83fe32fSYinghai Lu 
4827752d5cfSRobert Hancock 		cfg = &pci_mmcfg_config[i];
483a83fe32fSYinghai Lu 		addr = cfg->start_bus_number;
484a83fe32fSYinghai Lu 		addr <<= 20;
485a83fe32fSYinghai Lu 		addr += cfg->address;
486a83fe32fSYinghai Lu 		size = cfg->end_bus_number + 1 - cfg->start_bus_number;
487a83fe32fSYinghai Lu 		size <<= 20;
48805c58b8aSYinghai Lu 		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
4897752d5cfSRobert Hancock 		       "segment %hu buses %u - %u\n",
4907752d5cfSRobert Hancock 		       i, (unsigned long)cfg->address, cfg->pci_segment,
4917752d5cfSRobert Hancock 		       (unsigned int)cfg->start_bus_number,
4927752d5cfSRobert Hancock 		       (unsigned int)cfg->end_bus_number);
49305c58b8aSYinghai Lu 
494a83fe32fSYinghai Lu 		if (!early)
495a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(is_acpi_reserved, addr, size, i, cfg, 0);
49605c58b8aSYinghai Lu 
49705c58b8aSYinghai Lu 		if (valid)
49805c58b8aSYinghai Lu 			continue;
49905c58b8aSYinghai Lu 
50005c58b8aSYinghai Lu 		if (!early)
501fb9aa6f1SThomas Gleixner 			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
5027752d5cfSRobert Hancock 			       " reserved in ACPI motherboard resources\n",
5037752d5cfSRobert Hancock 			       cfg->address);
504a83fe32fSYinghai Lu 
5057752d5cfSRobert Hancock 		/* Don't try to do this check unless configuration
506bb63b421SYinghai Lu 		   type 1 is available. how about type 2 ?*/
507a83fe32fSYinghai Lu 		if (raw_pci_ops)
508a83fe32fSYinghai Lu 			valid = is_mmconf_reserved(e820_all_mapped, addr, size, i, cfg, 1);
50905c58b8aSYinghai Lu 
51005c58b8aSYinghai Lu 		if (!valid)
51105c58b8aSYinghai Lu 			goto reject;
5127752d5cfSRobert Hancock 	}
5137752d5cfSRobert Hancock 
514fb9aa6f1SThomas Gleixner 	return;
515fb9aa6f1SThomas Gleixner 
516fb9aa6f1SThomas Gleixner reject:
517ef310237SDave Jones 	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
5180b64ad71SYinghai Lu 	pci_mmcfg_arch_free();
519fb9aa6f1SThomas Gleixner 	kfree(pci_mmcfg_config);
520fb9aa6f1SThomas Gleixner 	pci_mmcfg_config = NULL;
521fb9aa6f1SThomas Gleixner 	pci_mmcfg_config_num = 0;
522fb9aa6f1SThomas Gleixner }
523fb9aa6f1SThomas Gleixner 
52405c58b8aSYinghai Lu static int __initdata known_bridge;
52505c58b8aSYinghai Lu 
526968cbfadSThomas Gleixner static void __init __pci_mmcfg_init(int early)
527fb9aa6f1SThomas Gleixner {
5287752d5cfSRobert Hancock 	/* MMCONFIG disabled */
5297752d5cfSRobert Hancock 	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
5307752d5cfSRobert Hancock 		return;
5317752d5cfSRobert Hancock 
5327752d5cfSRobert Hancock 	/* MMCONFIG already enabled */
53305c58b8aSYinghai Lu 	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
5347752d5cfSRobert Hancock 		return;
5357752d5cfSRobert Hancock 
53605c58b8aSYinghai Lu 	/* for late to exit */
53705c58b8aSYinghai Lu 	if (known_bridge)
53805c58b8aSYinghai Lu 		return;
5397752d5cfSRobert Hancock 
540bb63b421SYinghai Lu 	if (early) {
54105c58b8aSYinghai Lu 		if (pci_mmcfg_check_hostbridge())
54205c58b8aSYinghai Lu 			known_bridge = 1;
54305c58b8aSYinghai Lu 	}
54405c58b8aSYinghai Lu 
545*068258bcSYinghai Lu 	if (!known_bridge)
54605c58b8aSYinghai Lu 		acpi_table_parse(ACPI_SIG_MCFG, acpi_parse_mcfg);
547*068258bcSYinghai Lu 
548bb63b421SYinghai Lu 	pci_mmcfg_reject_broken(early);
5497752d5cfSRobert Hancock 
550fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_config_num == 0) ||
551fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
552fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
553fb9aa6f1SThomas Gleixner 		return;
554fb9aa6f1SThomas Gleixner 
555ebd60cd6SYinghai Lu 	if (pci_mmcfg_arch_init())
556fb9aa6f1SThomas Gleixner 		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
557ebd60cd6SYinghai Lu 	else {
558fb9aa6f1SThomas Gleixner 		/*
559fb9aa6f1SThomas Gleixner 		 * Signal not to attempt to insert mmcfg resources because
560fb9aa6f1SThomas Gleixner 		 * the architecture mmcfg setup could not initialize.
561fb9aa6f1SThomas Gleixner 		 */
562fb9aa6f1SThomas Gleixner 		pci_mmcfg_resources_inserted = 1;
563fb9aa6f1SThomas Gleixner 	}
564fb9aa6f1SThomas Gleixner }
565fb9aa6f1SThomas Gleixner 
566bb63b421SYinghai Lu void __init pci_mmcfg_early_init(void)
56705c58b8aSYinghai Lu {
568bb63b421SYinghai Lu 	__pci_mmcfg_init(1);
56905c58b8aSYinghai Lu }
57005c58b8aSYinghai Lu 
57105c58b8aSYinghai Lu void __init pci_mmcfg_late_init(void)
57205c58b8aSYinghai Lu {
573bb63b421SYinghai Lu 	__pci_mmcfg_init(0);
57405c58b8aSYinghai Lu }
57505c58b8aSYinghai Lu 
576fb9aa6f1SThomas Gleixner static int __init pci_mmcfg_late_insert_resources(void)
577fb9aa6f1SThomas Gleixner {
578fb9aa6f1SThomas Gleixner 	/*
579fb9aa6f1SThomas Gleixner 	 * If resources are already inserted or we are not using MMCONFIG,
580fb9aa6f1SThomas Gleixner 	 * don't insert the resources.
581fb9aa6f1SThomas Gleixner 	 */
582fb9aa6f1SThomas Gleixner 	if ((pci_mmcfg_resources_inserted == 1) ||
583fb9aa6f1SThomas Gleixner 	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
584fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config_num == 0) ||
585fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config == NULL) ||
586fb9aa6f1SThomas Gleixner 	    (pci_mmcfg_config[0].address == 0))
587fb9aa6f1SThomas Gleixner 		return 1;
588fb9aa6f1SThomas Gleixner 
589fb9aa6f1SThomas Gleixner 	/*
590fb9aa6f1SThomas Gleixner 	 * Attempt to insert the mmcfg resources but not with the busy flag
591fb9aa6f1SThomas Gleixner 	 * marked so it won't cause request errors when __request_region is
592fb9aa6f1SThomas Gleixner 	 * called.
593fb9aa6f1SThomas Gleixner 	 */
594ebd60cd6SYinghai Lu 	pci_mmcfg_insert_resources();
595fb9aa6f1SThomas Gleixner 
596fb9aa6f1SThomas Gleixner 	return 0;
597fb9aa6f1SThomas Gleixner }
598fb9aa6f1SThomas Gleixner 
599fb9aa6f1SThomas Gleixner /*
600fb9aa6f1SThomas Gleixner  * Perform MMCONFIG resource insertion after PCI initialization to allow for
601fb9aa6f1SThomas Gleixner  * misprogrammed MCFG tables that state larger sizes but actually conflict
602fb9aa6f1SThomas Gleixner  * with other system resources.
603fb9aa6f1SThomas Gleixner  */
604fb9aa6f1SThomas Gleixner late_initcall(pci_mmcfg_late_insert_resources);
605