1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 2da957e11SThomas Gleixner /*---------------------------------------------------------------------------+ 3da957e11SThomas Gleixner | status_w.h | 4da957e11SThomas Gleixner | | 5da957e11SThomas Gleixner | Copyright (C) 1992,1993 | 6da957e11SThomas Gleixner | W. Metzenthen, 22 Parker St, Ormond, Vic 3163, | 7da957e11SThomas Gleixner | Australia. E-mail billm@vaxc.cc.monash.edu.au | 8da957e11SThomas Gleixner | | 9da957e11SThomas Gleixner +---------------------------------------------------------------------------*/ 10da957e11SThomas Gleixner 11da957e11SThomas Gleixner #ifndef _STATUS_H_ 12da957e11SThomas Gleixner #define _STATUS_H_ 13da957e11SThomas Gleixner 14da957e11SThomas Gleixner #include "fpu_emu.h" /* for definition of PECULIAR_486 */ 15da957e11SThomas Gleixner 16da957e11SThomas Gleixner #ifdef __ASSEMBLY__ 17da957e11SThomas Gleixner #define Const__(x) $##x 18da957e11SThomas Gleixner #else 19da957e11SThomas Gleixner #define Const__(x) x 20da957e11SThomas Gleixner #endif 21da957e11SThomas Gleixner 22da957e11SThomas Gleixner #define SW_Backward Const__(0x8000) /* backward compatibility */ 23da957e11SThomas Gleixner #define SW_C3 Const__(0x4000) /* condition bit 3 */ 24da957e11SThomas Gleixner #define SW_Top Const__(0x3800) /* top of stack */ 25da957e11SThomas Gleixner #define SW_Top_Shift Const__(11) /* shift for top of stack bits */ 26da957e11SThomas Gleixner #define SW_C2 Const__(0x0400) /* condition bit 2 */ 27da957e11SThomas Gleixner #define SW_C1 Const__(0x0200) /* condition bit 1 */ 28da957e11SThomas Gleixner #define SW_C0 Const__(0x0100) /* condition bit 0 */ 29da957e11SThomas Gleixner #define SW_Summary Const__(0x0080) /* exception summary */ 30da957e11SThomas Gleixner #define SW_Stack_Fault Const__(0x0040) /* stack fault */ 31da957e11SThomas Gleixner #define SW_Precision Const__(0x0020) /* loss of precision */ 32da957e11SThomas Gleixner #define SW_Underflow Const__(0x0010) /* underflow */ 33da957e11SThomas Gleixner #define SW_Overflow Const__(0x0008) /* overflow */ 34da957e11SThomas Gleixner #define SW_Zero_Div Const__(0x0004) /* divide by zero */ 35da957e11SThomas Gleixner #define SW_Denorm_Op Const__(0x0002) /* denormalized operand */ 36da957e11SThomas Gleixner #define SW_Invalid Const__(0x0001) /* invalid operation */ 37da957e11SThomas Gleixner 38da957e11SThomas Gleixner #define SW_Exc_Mask Const__(0x27f) /* Status word exception bit mask */ 39da957e11SThomas Gleixner 40da957e11SThomas Gleixner #ifndef __ASSEMBLY__ 41da957e11SThomas Gleixner 42da957e11SThomas Gleixner #define COMP_A_gt_B 1 43da957e11SThomas Gleixner #define COMP_A_eq_B 2 44da957e11SThomas Gleixner #define COMP_A_lt_B 3 45da957e11SThomas Gleixner #define COMP_No_Comp 4 46da957e11SThomas Gleixner #define COMP_Denormal 0x20 47da957e11SThomas Gleixner #define COMP_NaN 0x40 48da957e11SThomas Gleixner #define COMP_SNaN 0x80 49da957e11SThomas Gleixner 50da957e11SThomas Gleixner #define status_word() \ 51da957e11SThomas Gleixner ((partial_status & ~SW_Top & 0xffff) | ((top << SW_Top_Shift) & SW_Top)) setcc(int cc)52da957e11SThomas Gleixnerstatic inline void setcc(int cc) 53da957e11SThomas Gleixner { 54da957e11SThomas Gleixner partial_status &= ~(SW_C0 | SW_C1 | SW_C2 | SW_C3); 55da957e11SThomas Gleixner partial_status |= (cc) & (SW_C0 | SW_C1 | SW_C2 | SW_C3); 56da957e11SThomas Gleixner } 57da957e11SThomas Gleixner 58da957e11SThomas Gleixner #ifdef PECULIAR_486 59da957e11SThomas Gleixner /* Default, this conveys no information, but an 80486 does it. */ 60da957e11SThomas Gleixner /* Clear the SW_C1 bit, "other bits undefined". */ 61da957e11SThomas Gleixner # define clear_C1() { partial_status &= ~SW_C1; } 62da957e11SThomas Gleixner # else 63da957e11SThomas Gleixner # define clear_C1() 64da957e11SThomas Gleixner #endif /* PECULIAR_486 */ 65da957e11SThomas Gleixner 66da957e11SThomas Gleixner #endif /* __ASSEMBLY__ */ 67da957e11SThomas Gleixner 68da957e11SThomas Gleixner #endif /* _STATUS_H_ */ 69