146a010ddSJoerg Roedel // SPDX-License-Identifier: GPL-2.0-only 246a010ddSJoerg Roedel /* 346a010ddSJoerg Roedel * KVM PMU support for AMD 446a010ddSJoerg Roedel * 546a010ddSJoerg Roedel * Copyright 2015, Red Hat, Inc. and/or its affiliates. 646a010ddSJoerg Roedel * 746a010ddSJoerg Roedel * Author: 846a010ddSJoerg Roedel * Wei Huang <wei@redhat.com> 946a010ddSJoerg Roedel * 1046a010ddSJoerg Roedel * Implementation is based on pmu_intel.c file 1146a010ddSJoerg Roedel */ 1246a010ddSJoerg Roedel #include <linux/types.h> 1346a010ddSJoerg Roedel #include <linux/kvm_host.h> 1446a010ddSJoerg Roedel #include <linux/perf_event.h> 1546a010ddSJoerg Roedel #include "x86.h" 1646a010ddSJoerg Roedel #include "cpuid.h" 1746a010ddSJoerg Roedel #include "lapic.h" 1846a010ddSJoerg Roedel #include "pmu.h" 19b1d66dadSLike Xu #include "svm.h" 2046a010ddSJoerg Roedel 2146a010ddSJoerg Roedel enum pmu_type { 2246a010ddSJoerg Roedel PMU_TYPE_COUNTER = 0, 2346a010ddSJoerg Roedel PMU_TYPE_EVNTSEL, 2446a010ddSJoerg Roedel }; 2546a010ddSJoerg Roedel 26*ea5cbc9fSLike Xu static struct kvm_pmc *amd_pmc_idx_to_pmc(struct kvm_pmu *pmu, int pmc_idx) 2746a010ddSJoerg Roedel { 28*ea5cbc9fSLike Xu unsigned int num_counters = pmu->nr_arch_gp_counters; 29*ea5cbc9fSLike Xu 30*ea5cbc9fSLike Xu if (pmc_idx >= num_counters) 31*ea5cbc9fSLike Xu return NULL; 32*ea5cbc9fSLike Xu 33*ea5cbc9fSLike Xu return &pmu->gp_counters[array_index_nospec(pmc_idx, num_counters)]; 3446a010ddSJoerg Roedel } 3546a010ddSJoerg Roedel 3646a010ddSJoerg Roedel static inline struct kvm_pmc *get_gp_pmc_amd(struct kvm_pmu *pmu, u32 msr, 3746a010ddSJoerg Roedel enum pmu_type type) 3846a010ddSJoerg Roedel { 391973caddSVitaly Kuznetsov struct kvm_vcpu *vcpu = pmu_to_vcpu(pmu); 40*ea5cbc9fSLike Xu unsigned int idx; 411973caddSVitaly Kuznetsov 42ba7bb663SDavid Dunn if (!vcpu->kvm->arch.enable_pmu) 43b1d66dadSLike Xu return NULL; 44b1d66dadSLike Xu 4546a010ddSJoerg Roedel switch (msr) { 46*ea5cbc9fSLike Xu case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5: 471973caddSVitaly Kuznetsov if (!guest_cpuid_has(vcpu, X86_FEATURE_PERFCTR_CORE)) 481973caddSVitaly Kuznetsov return NULL; 49*ea5cbc9fSLike Xu /* 50*ea5cbc9fSLike Xu * Each PMU counter has a pair of CTL and CTR MSRs. CTLn 51*ea5cbc9fSLike Xu * MSRs (accessed via EVNTSEL) are even, CTRn MSRs are odd. 52*ea5cbc9fSLike Xu */ 53*ea5cbc9fSLike Xu idx = (unsigned int)((msr - MSR_F15H_PERF_CTL0) / 2); 54*ea5cbc9fSLike Xu if (!(msr & 0x1) != (type == PMU_TYPE_EVNTSEL)) 55*ea5cbc9fSLike Xu return NULL; 56*ea5cbc9fSLike Xu break; 5746a010ddSJoerg Roedel case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3: 5846a010ddSJoerg Roedel if (type != PMU_TYPE_EVNTSEL) 5946a010ddSJoerg Roedel return NULL; 60*ea5cbc9fSLike Xu idx = msr - MSR_K7_EVNTSEL0; 6146a010ddSJoerg Roedel break; 6246a010ddSJoerg Roedel case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3: 6346a010ddSJoerg Roedel if (type != PMU_TYPE_COUNTER) 6446a010ddSJoerg Roedel return NULL; 65*ea5cbc9fSLike Xu idx = msr - MSR_K7_PERFCTR0; 6646a010ddSJoerg Roedel break; 6746a010ddSJoerg Roedel default: 6846a010ddSJoerg Roedel return NULL; 6946a010ddSJoerg Roedel } 7046a010ddSJoerg Roedel 71*ea5cbc9fSLike Xu return amd_pmc_idx_to_pmc(pmu, idx); 7246a010ddSJoerg Roedel } 7346a010ddSJoerg Roedel 747aadaa98SLike Xu static bool amd_hw_event_available(struct kvm_pmc *pmc) 7546a010ddSJoerg Roedel { 767aadaa98SLike Xu return true; 7746a010ddSJoerg Roedel } 7846a010ddSJoerg Roedel 7946a010ddSJoerg Roedel /* check if a PMC is enabled by comparing it against global_ctrl bits. Because 8046a010ddSJoerg Roedel * AMD CPU doesn't have global_ctrl MSR, all PMCs are enabled (return TRUE). 8146a010ddSJoerg Roedel */ 8246a010ddSJoerg Roedel static bool amd_pmc_is_enabled(struct kvm_pmc *pmc) 8346a010ddSJoerg Roedel { 8446a010ddSJoerg Roedel return true; 8546a010ddSJoerg Roedel } 8646a010ddSJoerg Roedel 87e6cd31f1SJim Mattson static bool amd_is_valid_rdpmc_ecx(struct kvm_vcpu *vcpu, unsigned int idx) 8846a010ddSJoerg Roedel { 8946a010ddSJoerg Roedel struct kvm_pmu *pmu = vcpu_to_pmu(vcpu); 9046a010ddSJoerg Roedel 9146a010ddSJoerg Roedel idx &= ~(3u << 30); 9246a010ddSJoerg Roedel 93e6cd31f1SJim Mattson return idx < pmu->nr_arch_gp_counters; 9446a010ddSJoerg Roedel } 9546a010ddSJoerg Roedel 9646a010ddSJoerg Roedel /* idx is the ECX register of RDPMC instruction */ 9746a010ddSJoerg Roedel static struct kvm_pmc *amd_rdpmc_ecx_to_pmc(struct kvm_vcpu *vcpu, 9846a010ddSJoerg Roedel unsigned int idx, u64 *mask) 9946a010ddSJoerg Roedel { 1005c6a67f4SLike Xu return amd_pmc_idx_to_pmc(vcpu_to_pmu(vcpu), idx & ~(3u << 30)); 10146a010ddSJoerg Roedel } 10246a010ddSJoerg Roedel 103545feb96SSean Christopherson static bool amd_is_valid_msr(struct kvm_vcpu *vcpu, u32 msr) 10446a010ddSJoerg Roedel { 10546a010ddSJoerg Roedel /* All MSRs refer to exactly one PMC, so msr_idx_to_pmc is enough. */ 10646a010ddSJoerg Roedel return false; 10746a010ddSJoerg Roedel } 10846a010ddSJoerg Roedel 10946a010ddSJoerg Roedel static struct kvm_pmc *amd_msr_idx_to_pmc(struct kvm_vcpu *vcpu, u32 msr) 11046a010ddSJoerg Roedel { 11146a010ddSJoerg Roedel struct kvm_pmu *pmu = vcpu_to_pmu(vcpu); 11246a010ddSJoerg Roedel struct kvm_pmc *pmc; 11346a010ddSJoerg Roedel 11446a010ddSJoerg Roedel pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_COUNTER); 11546a010ddSJoerg Roedel pmc = pmc ? pmc : get_gp_pmc_amd(pmu, msr, PMU_TYPE_EVNTSEL); 11646a010ddSJoerg Roedel 11746a010ddSJoerg Roedel return pmc; 11846a010ddSJoerg Roedel } 11946a010ddSJoerg Roedel 120cbd71758SWei Wang static int amd_pmu_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info) 12146a010ddSJoerg Roedel { 12246a010ddSJoerg Roedel struct kvm_pmu *pmu = vcpu_to_pmu(vcpu); 12346a010ddSJoerg Roedel struct kvm_pmc *pmc; 124cbd71758SWei Wang u32 msr = msr_info->index; 12546a010ddSJoerg Roedel 12646a010ddSJoerg Roedel /* MSR_PERFCTRn */ 12746a010ddSJoerg Roedel pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_COUNTER); 12846a010ddSJoerg Roedel if (pmc) { 129cbd71758SWei Wang msr_info->data = pmc_read_counter(pmc); 13046a010ddSJoerg Roedel return 0; 13146a010ddSJoerg Roedel } 13246a010ddSJoerg Roedel /* MSR_EVNTSELn */ 13346a010ddSJoerg Roedel pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_EVNTSEL); 13446a010ddSJoerg Roedel if (pmc) { 135cbd71758SWei Wang msr_info->data = pmc->eventsel; 13646a010ddSJoerg Roedel return 0; 13746a010ddSJoerg Roedel } 13846a010ddSJoerg Roedel 13946a010ddSJoerg Roedel return 1; 14046a010ddSJoerg Roedel } 14146a010ddSJoerg Roedel 14246a010ddSJoerg Roedel static int amd_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info) 14346a010ddSJoerg Roedel { 14446a010ddSJoerg Roedel struct kvm_pmu *pmu = vcpu_to_pmu(vcpu); 14546a010ddSJoerg Roedel struct kvm_pmc *pmc; 14646a010ddSJoerg Roedel u32 msr = msr_info->index; 14746a010ddSJoerg Roedel u64 data = msr_info->data; 14846a010ddSJoerg Roedel 14946a010ddSJoerg Roedel /* MSR_PERFCTRn */ 15046a010ddSJoerg Roedel pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_COUNTER); 15146a010ddSJoerg Roedel if (pmc) { 15246a010ddSJoerg Roedel pmc->counter += data - pmc_read_counter(pmc); 15375189d1dSLike Xu pmc_update_sample_period(pmc); 15446a010ddSJoerg Roedel return 0; 15546a010ddSJoerg Roedel } 15646a010ddSJoerg Roedel /* MSR_EVNTSELn */ 15746a010ddSJoerg Roedel pmc = get_gp_pmc_amd(pmu, msr, PMU_TYPE_EVNTSEL); 15846a010ddSJoerg Roedel if (pmc) { 1599b026073SJim Mattson data &= ~pmu->reserved_bits; 160fb121aafSLike Xu if (data != pmc->eventsel) { 161fb121aafSLike Xu pmc->eventsel = data; 162e99fae6eSPaolo Bonzini reprogram_counter(pmc); 163fb121aafSLike Xu } 16446a010ddSJoerg Roedel return 0; 16546a010ddSJoerg Roedel } 16646a010ddSJoerg Roedel 16746a010ddSJoerg Roedel return 1; 16846a010ddSJoerg Roedel } 16946a010ddSJoerg Roedel 17046a010ddSJoerg Roedel static void amd_pmu_refresh(struct kvm_vcpu *vcpu) 17146a010ddSJoerg Roedel { 17246a010ddSJoerg Roedel struct kvm_pmu *pmu = vcpu_to_pmu(vcpu); 17346a010ddSJoerg Roedel 17446a010ddSJoerg Roedel if (guest_cpuid_has(vcpu, X86_FEATURE_PERFCTR_CORE)) 17546a010ddSJoerg Roedel pmu->nr_arch_gp_counters = AMD64_NUM_COUNTERS_CORE; 17646a010ddSJoerg Roedel else 17746a010ddSJoerg Roedel pmu->nr_arch_gp_counters = AMD64_NUM_COUNTERS; 17846a010ddSJoerg Roedel 17946a010ddSJoerg Roedel pmu->counter_bitmask[KVM_PMC_GP] = ((u64)1 << 48) - 1; 180cb1d220dSLike Xu pmu->reserved_bits = 0xfffffff000280000ull; 18195b065bfSJim Mattson pmu->raw_event_mask = AMD64_RAW_EVENT_MASK; 18246a010ddSJoerg Roedel pmu->version = 1; 18346a010ddSJoerg Roedel /* not applicable to AMD; but clean them to prevent any fall out */ 18446a010ddSJoerg Roedel pmu->counter_bitmask[KVM_PMC_FIXED] = 0; 18546a010ddSJoerg Roedel pmu->nr_arch_fixed_counters = 0; 18646a010ddSJoerg Roedel pmu->global_status = 0; 18746a010ddSJoerg Roedel bitmap_set(pmu->all_valid_pmc_idx, 0, pmu->nr_arch_gp_counters); 18846a010ddSJoerg Roedel } 18946a010ddSJoerg Roedel 19046a010ddSJoerg Roedel static void amd_pmu_init(struct kvm_vcpu *vcpu) 19146a010ddSJoerg Roedel { 19246a010ddSJoerg Roedel struct kvm_pmu *pmu = vcpu_to_pmu(vcpu); 19346a010ddSJoerg Roedel int i; 19446a010ddSJoerg Roedel 19546a010ddSJoerg Roedel BUILD_BUG_ON(AMD64_NUM_COUNTERS_CORE > INTEL_PMC_MAX_GENERIC); 19646a010ddSJoerg Roedel 19746a010ddSJoerg Roedel for (i = 0; i < AMD64_NUM_COUNTERS_CORE ; i++) { 19846a010ddSJoerg Roedel pmu->gp_counters[i].type = KVM_PMC_GP; 19946a010ddSJoerg Roedel pmu->gp_counters[i].vcpu = vcpu; 20046a010ddSJoerg Roedel pmu->gp_counters[i].idx = i; 20146a010ddSJoerg Roedel pmu->gp_counters[i].current_config = 0; 20246a010ddSJoerg Roedel } 20346a010ddSJoerg Roedel } 20446a010ddSJoerg Roedel 20546a010ddSJoerg Roedel static void amd_pmu_reset(struct kvm_vcpu *vcpu) 20646a010ddSJoerg Roedel { 20746a010ddSJoerg Roedel struct kvm_pmu *pmu = vcpu_to_pmu(vcpu); 20846a010ddSJoerg Roedel int i; 20946a010ddSJoerg Roedel 21046a010ddSJoerg Roedel for (i = 0; i < AMD64_NUM_COUNTERS_CORE; i++) { 21146a010ddSJoerg Roedel struct kvm_pmc *pmc = &pmu->gp_counters[i]; 21246a010ddSJoerg Roedel 21346a010ddSJoerg Roedel pmc_stop_counter(pmc); 21446a010ddSJoerg Roedel pmc->counter = pmc->eventsel = 0; 21546a010ddSJoerg Roedel } 21646a010ddSJoerg Roedel } 21746a010ddSJoerg Roedel 21834886e79SLike Xu struct kvm_pmu_ops amd_pmu_ops __initdata = { 2197aadaa98SLike Xu .hw_event_available = amd_hw_event_available, 22046a010ddSJoerg Roedel .pmc_is_enabled = amd_pmc_is_enabled, 22146a010ddSJoerg Roedel .pmc_idx_to_pmc = amd_pmc_idx_to_pmc, 22246a010ddSJoerg Roedel .rdpmc_ecx_to_pmc = amd_rdpmc_ecx_to_pmc, 22346a010ddSJoerg Roedel .msr_idx_to_pmc = amd_msr_idx_to_pmc, 22446a010ddSJoerg Roedel .is_valid_rdpmc_ecx = amd_is_valid_rdpmc_ecx, 22546a010ddSJoerg Roedel .is_valid_msr = amd_is_valid_msr, 22646a010ddSJoerg Roedel .get_msr = amd_pmu_get_msr, 22746a010ddSJoerg Roedel .set_msr = amd_pmu_set_msr, 22846a010ddSJoerg Roedel .refresh = amd_pmu_refresh, 22946a010ddSJoerg Roedel .init = amd_pmu_init, 23046a010ddSJoerg Roedel .reset = amd_pmu_reset, 23146a010ddSJoerg Roedel }; 232