1ff53604bSXiao Guangrong /* 2ff53604bSXiao Guangrong * vMTRR implementation 3ff53604bSXiao Guangrong * 4ff53604bSXiao Guangrong * Copyright (C) 2006 Qumranet, Inc. 5ff53604bSXiao Guangrong * Copyright 2010 Red Hat, Inc. and/or its affiliates. 6ff53604bSXiao Guangrong * Copyright(C) 2015 Intel Corporation. 7ff53604bSXiao Guangrong * 8ff53604bSXiao Guangrong * Authors: 9ff53604bSXiao Guangrong * Yaniv Kamay <yaniv@qumranet.com> 10ff53604bSXiao Guangrong * Avi Kivity <avi@qumranet.com> 11ff53604bSXiao Guangrong * Marcelo Tosatti <mtosatti@redhat.com> 12ff53604bSXiao Guangrong * Paolo Bonzini <pbonzini@redhat.com> 13ff53604bSXiao Guangrong * Xiao Guangrong <guangrong.xiao@linux.intel.com> 14ff53604bSXiao Guangrong * 15ff53604bSXiao Guangrong * This work is licensed under the terms of the GNU GPL, version 2. See 16ff53604bSXiao Guangrong * the COPYING file in the top-level directory. 17ff53604bSXiao Guangrong */ 18ff53604bSXiao Guangrong 19ff53604bSXiao Guangrong #include <linux/kvm_host.h> 20ff53604bSXiao Guangrong #include <asm/mtrr.h> 21ff53604bSXiao Guangrong 22ff53604bSXiao Guangrong #include "cpuid.h" 23ff53604bSXiao Guangrong #include "mmu.h" 24ff53604bSXiao Guangrong 2510fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_E (1ULL << 11) 2610fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_FE (1ULL << 10) 2710fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_TYPE_MASK (0xff) 2810fac2dcSXiao Guangrong 29ff53604bSXiao Guangrong static bool msr_mtrr_valid(unsigned msr) 30ff53604bSXiao Guangrong { 31ff53604bSXiao Guangrong switch (msr) { 32ff53604bSXiao Guangrong case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1: 33ff53604bSXiao Guangrong case MSR_MTRRfix64K_00000: 34ff53604bSXiao Guangrong case MSR_MTRRfix16K_80000: 35ff53604bSXiao Guangrong case MSR_MTRRfix16K_A0000: 36ff53604bSXiao Guangrong case MSR_MTRRfix4K_C0000: 37ff53604bSXiao Guangrong case MSR_MTRRfix4K_C8000: 38ff53604bSXiao Guangrong case MSR_MTRRfix4K_D0000: 39ff53604bSXiao Guangrong case MSR_MTRRfix4K_D8000: 40ff53604bSXiao Guangrong case MSR_MTRRfix4K_E0000: 41ff53604bSXiao Guangrong case MSR_MTRRfix4K_E8000: 42ff53604bSXiao Guangrong case MSR_MTRRfix4K_F0000: 43ff53604bSXiao Guangrong case MSR_MTRRfix4K_F8000: 44ff53604bSXiao Guangrong case MSR_MTRRdefType: 45ff53604bSXiao Guangrong case MSR_IA32_CR_PAT: 46ff53604bSXiao Guangrong return true; 47ff53604bSXiao Guangrong case 0x2f8: 48ff53604bSXiao Guangrong return true; 49ff53604bSXiao Guangrong } 50ff53604bSXiao Guangrong return false; 51ff53604bSXiao Guangrong } 52ff53604bSXiao Guangrong 53ff53604bSXiao Guangrong static bool valid_pat_type(unsigned t) 54ff53604bSXiao Guangrong { 55ff53604bSXiao Guangrong return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */ 56ff53604bSXiao Guangrong } 57ff53604bSXiao Guangrong 58ff53604bSXiao Guangrong static bool valid_mtrr_type(unsigned t) 59ff53604bSXiao Guangrong { 60ff53604bSXiao Guangrong return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */ 61ff53604bSXiao Guangrong } 62ff53604bSXiao Guangrong 63ff53604bSXiao Guangrong bool kvm_mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data) 64ff53604bSXiao Guangrong { 65ff53604bSXiao Guangrong int i; 66ff53604bSXiao Guangrong u64 mask; 67ff53604bSXiao Guangrong 68ff53604bSXiao Guangrong if (!msr_mtrr_valid(msr)) 69ff53604bSXiao Guangrong return false; 70ff53604bSXiao Guangrong 71ff53604bSXiao Guangrong if (msr == MSR_IA32_CR_PAT) { 72ff53604bSXiao Guangrong for (i = 0; i < 8; i++) 73ff53604bSXiao Guangrong if (!valid_pat_type((data >> (i * 8)) & 0xff)) 74ff53604bSXiao Guangrong return false; 75ff53604bSXiao Guangrong return true; 76ff53604bSXiao Guangrong } else if (msr == MSR_MTRRdefType) { 77ff53604bSXiao Guangrong if (data & ~0xcff) 78ff53604bSXiao Guangrong return false; 79ff53604bSXiao Guangrong return valid_mtrr_type(data & 0xff); 80ff53604bSXiao Guangrong } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) { 81ff53604bSXiao Guangrong for (i = 0; i < 8 ; i++) 82ff53604bSXiao Guangrong if (!valid_mtrr_type((data >> (i * 8)) & 0xff)) 83ff53604bSXiao Guangrong return false; 84ff53604bSXiao Guangrong return true; 85ff53604bSXiao Guangrong } 86ff53604bSXiao Guangrong 87ff53604bSXiao Guangrong /* variable MTRRs */ 88ff53604bSXiao Guangrong WARN_ON(!(msr >= 0x200 && msr < 0x200 + 2 * KVM_NR_VAR_MTRR)); 89ff53604bSXiao Guangrong 90ff53604bSXiao Guangrong mask = (~0ULL) << cpuid_maxphyaddr(vcpu); 91ff53604bSXiao Guangrong if ((msr & 1) == 0) { 92ff53604bSXiao Guangrong /* MTRR base */ 93ff53604bSXiao Guangrong if (!valid_mtrr_type(data & 0xff)) 94ff53604bSXiao Guangrong return false; 95ff53604bSXiao Guangrong mask |= 0xf00; 96ff53604bSXiao Guangrong } else 97ff53604bSXiao Guangrong /* MTRR mask */ 98ff53604bSXiao Guangrong mask |= 0x7ff; 99ff53604bSXiao Guangrong if (data & mask) { 100ff53604bSXiao Guangrong kvm_inject_gp(vcpu, 0); 101ff53604bSXiao Guangrong return false; 102ff53604bSXiao Guangrong } 103ff53604bSXiao Guangrong 104ff53604bSXiao Guangrong return true; 105ff53604bSXiao Guangrong } 106ff53604bSXiao Guangrong EXPORT_SYMBOL_GPL(kvm_mtrr_valid); 107ff53604bSXiao Guangrong 10810fac2dcSXiao Guangrong static bool mtrr_is_enabled(struct kvm_mtrr *mtrr_state) 10910fac2dcSXiao Guangrong { 11010fac2dcSXiao Guangrong return !!(mtrr_state->deftype & IA32_MTRR_DEF_TYPE_E); 11110fac2dcSXiao Guangrong } 11210fac2dcSXiao Guangrong 11310fac2dcSXiao Guangrong static bool fixed_mtrr_is_enabled(struct kvm_mtrr *mtrr_state) 11410fac2dcSXiao Guangrong { 11510fac2dcSXiao Guangrong return !!(mtrr_state->deftype & IA32_MTRR_DEF_TYPE_FE); 11610fac2dcSXiao Guangrong } 11710fac2dcSXiao Guangrong 11810fac2dcSXiao Guangrong static u8 mtrr_default_type(struct kvm_mtrr *mtrr_state) 11910fac2dcSXiao Guangrong { 12010fac2dcSXiao Guangrong return mtrr_state->deftype & IA32_MTRR_DEF_TYPE_TYPE_MASK; 12110fac2dcSXiao Guangrong } 12210fac2dcSXiao Guangrong 12310dc331fSXiao Guangrong static u8 mtrr_disabled_type(void) 12410dc331fSXiao Guangrong { 12510dc331fSXiao Guangrong /* 12610dc331fSXiao Guangrong * Intel SDM 11.11.2.2: all MTRRs are disabled when 12710dc331fSXiao Guangrong * IA32_MTRR_DEF_TYPE.E bit is cleared, and the UC 12810dc331fSXiao Guangrong * memory type is applied to all of physical memory. 12910dc331fSXiao Guangrong */ 13010dc331fSXiao Guangrong return MTRR_TYPE_UNCACHABLE; 13110dc331fSXiao Guangrong } 13210dc331fSXiao Guangrong 133de9aef5eSXiao Guangrong /* 134de9aef5eSXiao Guangrong * Three terms are used in the following code: 135de9aef5eSXiao Guangrong * - segment, it indicates the address segments covered by fixed MTRRs. 136de9aef5eSXiao Guangrong * - unit, it corresponds to the MSR entry in the segment. 137de9aef5eSXiao Guangrong * - range, a range is covered in one memory cache type. 138de9aef5eSXiao Guangrong */ 139de9aef5eSXiao Guangrong struct fixed_mtrr_segment { 140de9aef5eSXiao Guangrong u64 start; 141de9aef5eSXiao Guangrong u64 end; 142de9aef5eSXiao Guangrong 143de9aef5eSXiao Guangrong int range_shift; 144de9aef5eSXiao Guangrong 145de9aef5eSXiao Guangrong /* the start position in kvm_mtrr.fixed_ranges[]. */ 146de9aef5eSXiao Guangrong int range_start; 147de9aef5eSXiao Guangrong }; 148de9aef5eSXiao Guangrong 149de9aef5eSXiao Guangrong static struct fixed_mtrr_segment fixed_seg_table[] = { 150de9aef5eSXiao Guangrong /* MSR_MTRRfix64K_00000, 1 unit. 64K fixed mtrr. */ 151de9aef5eSXiao Guangrong { 152de9aef5eSXiao Guangrong .start = 0x0, 153de9aef5eSXiao Guangrong .end = 0x80000, 154de9aef5eSXiao Guangrong .range_shift = 16, /* 64K */ 155de9aef5eSXiao Guangrong .range_start = 0, 156de9aef5eSXiao Guangrong }, 157de9aef5eSXiao Guangrong 158de9aef5eSXiao Guangrong /* 159de9aef5eSXiao Guangrong * MSR_MTRRfix16K_80000 ... MSR_MTRRfix16K_A0000, 2 units, 160de9aef5eSXiao Guangrong * 16K fixed mtrr. 161de9aef5eSXiao Guangrong */ 162de9aef5eSXiao Guangrong { 163de9aef5eSXiao Guangrong .start = 0x80000, 164de9aef5eSXiao Guangrong .end = 0xc0000, 165de9aef5eSXiao Guangrong .range_shift = 14, /* 16K */ 166de9aef5eSXiao Guangrong .range_start = 8, 167de9aef5eSXiao Guangrong }, 168de9aef5eSXiao Guangrong 169de9aef5eSXiao Guangrong /* 170de9aef5eSXiao Guangrong * MSR_MTRRfix4K_C0000 ... MSR_MTRRfix4K_F8000, 8 units, 171de9aef5eSXiao Guangrong * 4K fixed mtrr. 172de9aef5eSXiao Guangrong */ 173de9aef5eSXiao Guangrong { 174de9aef5eSXiao Guangrong .start = 0xc0000, 175de9aef5eSXiao Guangrong .end = 0x100000, 176de9aef5eSXiao Guangrong .range_shift = 12, /* 12K */ 177de9aef5eSXiao Guangrong .range_start = 24, 178de9aef5eSXiao Guangrong } 179de9aef5eSXiao Guangrong }; 180de9aef5eSXiao Guangrong 181de9aef5eSXiao Guangrong /* 182de9aef5eSXiao Guangrong * The size of unit is covered in one MSR, one MSR entry contains 183de9aef5eSXiao Guangrong * 8 ranges so that unit size is always 8 * 2^range_shift. 184de9aef5eSXiao Guangrong */ 185de9aef5eSXiao Guangrong static u64 fixed_mtrr_seg_unit_size(int seg) 186de9aef5eSXiao Guangrong { 187de9aef5eSXiao Guangrong return 8 << fixed_seg_table[seg].range_shift; 188de9aef5eSXiao Guangrong } 189de9aef5eSXiao Guangrong 190de9aef5eSXiao Guangrong static bool fixed_msr_to_seg_unit(u32 msr, int *seg, int *unit) 191de9aef5eSXiao Guangrong { 192de9aef5eSXiao Guangrong switch (msr) { 193de9aef5eSXiao Guangrong case MSR_MTRRfix64K_00000: 194de9aef5eSXiao Guangrong *seg = 0; 195de9aef5eSXiao Guangrong *unit = 0; 196de9aef5eSXiao Guangrong break; 197de9aef5eSXiao Guangrong case MSR_MTRRfix16K_80000 ... MSR_MTRRfix16K_A0000: 198de9aef5eSXiao Guangrong *seg = 1; 199de9aef5eSXiao Guangrong *unit = msr - MSR_MTRRfix16K_80000; 200de9aef5eSXiao Guangrong break; 201de9aef5eSXiao Guangrong case MSR_MTRRfix4K_C0000 ... MSR_MTRRfix4K_F8000: 202de9aef5eSXiao Guangrong *seg = 2; 203de9aef5eSXiao Guangrong *unit = msr - MSR_MTRRfix4K_C0000; 204de9aef5eSXiao Guangrong break; 205de9aef5eSXiao Guangrong default: 206de9aef5eSXiao Guangrong return false; 207de9aef5eSXiao Guangrong } 208de9aef5eSXiao Guangrong 209de9aef5eSXiao Guangrong return true; 210de9aef5eSXiao Guangrong } 211de9aef5eSXiao Guangrong 212de9aef5eSXiao Guangrong static void fixed_mtrr_seg_unit_range(int seg, int unit, u64 *start, u64 *end) 213de9aef5eSXiao Guangrong { 214de9aef5eSXiao Guangrong struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg]; 215de9aef5eSXiao Guangrong u64 unit_size = fixed_mtrr_seg_unit_size(seg); 216de9aef5eSXiao Guangrong 217de9aef5eSXiao Guangrong *start = mtrr_seg->start + unit * unit_size; 218de9aef5eSXiao Guangrong *end = *start + unit_size; 219de9aef5eSXiao Guangrong WARN_ON(*end > mtrr_seg->end); 220de9aef5eSXiao Guangrong } 221de9aef5eSXiao Guangrong 222de9aef5eSXiao Guangrong static int fixed_mtrr_seg_unit_range_index(int seg, int unit) 223de9aef5eSXiao Guangrong { 224de9aef5eSXiao Guangrong struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg]; 225de9aef5eSXiao Guangrong 226de9aef5eSXiao Guangrong WARN_ON(mtrr_seg->start + unit * fixed_mtrr_seg_unit_size(seg) 227de9aef5eSXiao Guangrong > mtrr_seg->end); 228de9aef5eSXiao Guangrong 229de9aef5eSXiao Guangrong /* each unit has 8 ranges. */ 230de9aef5eSXiao Guangrong return mtrr_seg->range_start + 8 * unit; 231de9aef5eSXiao Guangrong } 232de9aef5eSXiao Guangrong 233f571c097SXiao Guangrong static int fixed_mtrr_seg_end_range_index(int seg) 234f571c097SXiao Guangrong { 235f571c097SXiao Guangrong struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg]; 236f571c097SXiao Guangrong int n; 237f571c097SXiao Guangrong 238f571c097SXiao Guangrong n = (mtrr_seg->end - mtrr_seg->start) >> mtrr_seg->range_shift; 239f571c097SXiao Guangrong return mtrr_seg->range_start + n - 1; 240f571c097SXiao Guangrong } 241f571c097SXiao Guangrong 242de9aef5eSXiao Guangrong static bool fixed_msr_to_range(u32 msr, u64 *start, u64 *end) 243de9aef5eSXiao Guangrong { 244de9aef5eSXiao Guangrong int seg, unit; 245de9aef5eSXiao Guangrong 246de9aef5eSXiao Guangrong if (!fixed_msr_to_seg_unit(msr, &seg, &unit)) 247de9aef5eSXiao Guangrong return false; 248de9aef5eSXiao Guangrong 249de9aef5eSXiao Guangrong fixed_mtrr_seg_unit_range(seg, unit, start, end); 250de9aef5eSXiao Guangrong return true; 251de9aef5eSXiao Guangrong } 252de9aef5eSXiao Guangrong 253de9aef5eSXiao Guangrong static int fixed_msr_to_range_index(u32 msr) 254de9aef5eSXiao Guangrong { 255de9aef5eSXiao Guangrong int seg, unit; 256de9aef5eSXiao Guangrong 257de9aef5eSXiao Guangrong if (!fixed_msr_to_seg_unit(msr, &seg, &unit)) 258de9aef5eSXiao Guangrong return -1; 259de9aef5eSXiao Guangrong 260de9aef5eSXiao Guangrong return fixed_mtrr_seg_unit_range_index(seg, unit); 261de9aef5eSXiao Guangrong } 262de9aef5eSXiao Guangrong 263f7bfb57bSXiao Guangrong static int fixed_mtrr_addr_to_seg(u64 addr) 264f7bfb57bSXiao Guangrong { 265f7bfb57bSXiao Guangrong struct fixed_mtrr_segment *mtrr_seg; 266f7bfb57bSXiao Guangrong int seg, seg_num = ARRAY_SIZE(fixed_seg_table); 267f7bfb57bSXiao Guangrong 268f7bfb57bSXiao Guangrong for (seg = 0; seg < seg_num; seg++) { 269f7bfb57bSXiao Guangrong mtrr_seg = &fixed_seg_table[seg]; 270a7f2d786SAlexis Dambricourt if (mtrr_seg->start <= addr && addr < mtrr_seg->end) 271f7bfb57bSXiao Guangrong return seg; 272f7bfb57bSXiao Guangrong } 273f7bfb57bSXiao Guangrong 274f7bfb57bSXiao Guangrong return -1; 275f7bfb57bSXiao Guangrong } 276f7bfb57bSXiao Guangrong 277f7bfb57bSXiao Guangrong static int fixed_mtrr_addr_seg_to_range_index(u64 addr, int seg) 278f7bfb57bSXiao Guangrong { 279f7bfb57bSXiao Guangrong struct fixed_mtrr_segment *mtrr_seg; 280f7bfb57bSXiao Guangrong int index; 281f7bfb57bSXiao Guangrong 282f7bfb57bSXiao Guangrong mtrr_seg = &fixed_seg_table[seg]; 283f7bfb57bSXiao Guangrong index = mtrr_seg->range_start; 284f7bfb57bSXiao Guangrong index += (addr - mtrr_seg->start) >> mtrr_seg->range_shift; 285f7bfb57bSXiao Guangrong return index; 286f7bfb57bSXiao Guangrong } 287f7bfb57bSXiao Guangrong 288f571c097SXiao Guangrong static u64 fixed_mtrr_range_end_addr(int seg, int index) 289f571c097SXiao Guangrong { 290f571c097SXiao Guangrong struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg]; 291f571c097SXiao Guangrong int pos = index - mtrr_seg->range_start; 292f571c097SXiao Guangrong 293f571c097SXiao Guangrong return mtrr_seg->start + ((pos + 1) << mtrr_seg->range_shift); 294f571c097SXiao Guangrong } 295f571c097SXiao Guangrong 296a13842dcSXiao Guangrong static void var_mtrr_range(struct kvm_mtrr_range *range, u64 *start, u64 *end) 297a13842dcSXiao Guangrong { 298a13842dcSXiao Guangrong u64 mask; 299a13842dcSXiao Guangrong 300a13842dcSXiao Guangrong *start = range->base & PAGE_MASK; 301a13842dcSXiao Guangrong 302a13842dcSXiao Guangrong mask = range->mask & PAGE_MASK; 303a13842dcSXiao Guangrong 304a13842dcSXiao Guangrong /* This cannot overflow because writing to the reserved bits of 305a13842dcSXiao Guangrong * variable MTRRs causes a #GP. 306a13842dcSXiao Guangrong */ 307a13842dcSXiao Guangrong *end = (*start | ~mask) + 1; 308a13842dcSXiao Guangrong } 309a13842dcSXiao Guangrong 310ff53604bSXiao Guangrong static void update_mtrr(struct kvm_vcpu *vcpu, u32 msr) 311ff53604bSXiao Guangrong { 31270109e7dSXiao Guangrong struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state; 313a13842dcSXiao Guangrong gfn_t start, end; 314ff53604bSXiao Guangrong int index; 315ff53604bSXiao Guangrong 316ff53604bSXiao Guangrong if (msr == MSR_IA32_CR_PAT || !tdp_enabled || 317ff53604bSXiao Guangrong !kvm_arch_has_noncoherent_dma(vcpu->kvm)) 318ff53604bSXiao Guangrong return; 319ff53604bSXiao Guangrong 32010fac2dcSXiao Guangrong if (!mtrr_is_enabled(mtrr_state) && msr != MSR_MTRRdefType) 321ff53604bSXiao Guangrong return; 322ff53604bSXiao Guangrong 323de9aef5eSXiao Guangrong /* fixed MTRRs. */ 324de9aef5eSXiao Guangrong if (fixed_msr_to_range(msr, &start, &end)) { 325de9aef5eSXiao Guangrong if (!fixed_mtrr_is_enabled(mtrr_state)) 326de9aef5eSXiao Guangrong return; 327de9aef5eSXiao Guangrong } else if (msr == MSR_MTRRdefType) { 328ff53604bSXiao Guangrong start = 0x0; 329ff53604bSXiao Guangrong end = ~0ULL; 330de9aef5eSXiao Guangrong } else { 331ff53604bSXiao Guangrong /* variable range MTRRs. */ 332ff53604bSXiao Guangrong index = (msr - 0x200) / 2; 333a13842dcSXiao Guangrong var_mtrr_range(&mtrr_state->var_ranges[index], &start, &end); 334ff53604bSXiao Guangrong } 335ff53604bSXiao Guangrong 336ff53604bSXiao Guangrong kvm_zap_gfn_range(vcpu->kvm, gpa_to_gfn(start), gpa_to_gfn(end)); 337ff53604bSXiao Guangrong } 338ff53604bSXiao Guangrong 33919efffa2SXiao Guangrong static bool var_mtrr_range_is_valid(struct kvm_mtrr_range *range) 34019efffa2SXiao Guangrong { 34119efffa2SXiao Guangrong return (range->mask & (1 << 11)) != 0; 34219efffa2SXiao Guangrong } 34319efffa2SXiao Guangrong 34419efffa2SXiao Guangrong static void set_var_mtrr_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data) 34519efffa2SXiao Guangrong { 34619efffa2SXiao Guangrong struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state; 34719efffa2SXiao Guangrong struct kvm_mtrr_range *tmp, *cur; 34819efffa2SXiao Guangrong int index, is_mtrr_mask; 34919efffa2SXiao Guangrong 35019efffa2SXiao Guangrong index = (msr - 0x200) / 2; 35119efffa2SXiao Guangrong is_mtrr_mask = msr - 0x200 - 2 * index; 35219efffa2SXiao Guangrong cur = &mtrr_state->var_ranges[index]; 35319efffa2SXiao Guangrong 35419efffa2SXiao Guangrong /* remove the entry if it's in the list. */ 35519efffa2SXiao Guangrong if (var_mtrr_range_is_valid(cur)) 35619efffa2SXiao Guangrong list_del(&mtrr_state->var_ranges[index].node); 35719efffa2SXiao Guangrong 358*fa7c4ebdSPaolo Bonzini /* Extend the mask with all 1 bits to the left, since those 359*fa7c4ebdSPaolo Bonzini * bits must implicitly be 0. The bits are then cleared 360*fa7c4ebdSPaolo Bonzini * when reading them. 361*fa7c4ebdSPaolo Bonzini */ 36219efffa2SXiao Guangrong if (!is_mtrr_mask) 36319efffa2SXiao Guangrong cur->base = data; 36419efffa2SXiao Guangrong else 365*fa7c4ebdSPaolo Bonzini cur->mask = data | (-1LL << cpuid_maxphyaddr(vcpu)); 36619efffa2SXiao Guangrong 36719efffa2SXiao Guangrong /* add it to the list if it's enabled. */ 36819efffa2SXiao Guangrong if (var_mtrr_range_is_valid(cur)) { 36919efffa2SXiao Guangrong list_for_each_entry(tmp, &mtrr_state->head, node) 37019efffa2SXiao Guangrong if (cur->base >= tmp->base) 37119efffa2SXiao Guangrong break; 37219efffa2SXiao Guangrong list_add_tail(&cur->node, &tmp->node); 37319efffa2SXiao Guangrong } 37419efffa2SXiao Guangrong } 37519efffa2SXiao Guangrong 376ff53604bSXiao Guangrong int kvm_mtrr_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data) 377ff53604bSXiao Guangrong { 378de9aef5eSXiao Guangrong int index; 379ff53604bSXiao Guangrong 380ff53604bSXiao Guangrong if (!kvm_mtrr_valid(vcpu, msr, data)) 381ff53604bSXiao Guangrong return 1; 382ff53604bSXiao Guangrong 383de9aef5eSXiao Guangrong index = fixed_msr_to_range_index(msr); 384de9aef5eSXiao Guangrong if (index >= 0) 385de9aef5eSXiao Guangrong *(u64 *)&vcpu->arch.mtrr_state.fixed_ranges[index] = data; 386de9aef5eSXiao Guangrong else if (msr == MSR_MTRRdefType) 38710fac2dcSXiao Guangrong vcpu->arch.mtrr_state.deftype = data; 388ff53604bSXiao Guangrong else if (msr == MSR_IA32_CR_PAT) 389ff53604bSXiao Guangrong vcpu->arch.pat = data; 390ff53604bSXiao Guangrong else 39119efffa2SXiao Guangrong set_var_mtrr_msr(vcpu, msr, data); 392ff53604bSXiao Guangrong 393ff53604bSXiao Guangrong update_mtrr(vcpu, msr); 394ff53604bSXiao Guangrong return 0; 395ff53604bSXiao Guangrong } 396ff53604bSXiao Guangrong 397ff53604bSXiao Guangrong int kvm_mtrr_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata) 398ff53604bSXiao Guangrong { 399de9aef5eSXiao Guangrong int index; 400ff53604bSXiao Guangrong 401eb839917SXiao Guangrong /* MSR_MTRRcap is a readonly MSR. */ 402eb839917SXiao Guangrong if (msr == MSR_MTRRcap) { 403eb839917SXiao Guangrong /* 404eb839917SXiao Guangrong * SMRR = 0 405eb839917SXiao Guangrong * WC = 1 406eb839917SXiao Guangrong * FIX = 1 407eb839917SXiao Guangrong * VCNT = KVM_NR_VAR_MTRR 408eb839917SXiao Guangrong */ 409eb839917SXiao Guangrong *pdata = 0x500 | KVM_NR_VAR_MTRR; 410eb839917SXiao Guangrong return 0; 411eb839917SXiao Guangrong } 412eb839917SXiao Guangrong 413ff53604bSXiao Guangrong if (!msr_mtrr_valid(msr)) 414ff53604bSXiao Guangrong return 1; 415ff53604bSXiao Guangrong 416de9aef5eSXiao Guangrong index = fixed_msr_to_range_index(msr); 417de9aef5eSXiao Guangrong if (index >= 0) 418de9aef5eSXiao Guangrong *pdata = *(u64 *)&vcpu->arch.mtrr_state.fixed_ranges[index]; 419de9aef5eSXiao Guangrong else if (msr == MSR_MTRRdefType) 42010fac2dcSXiao Guangrong *pdata = vcpu->arch.mtrr_state.deftype; 421ff53604bSXiao Guangrong else if (msr == MSR_IA32_CR_PAT) 422ff53604bSXiao Guangrong *pdata = vcpu->arch.pat; 423ff53604bSXiao Guangrong else { /* Variable MTRRs */ 424de9aef5eSXiao Guangrong int is_mtrr_mask; 425ff53604bSXiao Guangrong 426de9aef5eSXiao Guangrong index = (msr - 0x200) / 2; 427de9aef5eSXiao Guangrong is_mtrr_mask = msr - 0x200 - 2 * index; 428ff53604bSXiao Guangrong if (!is_mtrr_mask) 429de9aef5eSXiao Guangrong *pdata = vcpu->arch.mtrr_state.var_ranges[index].base; 430ff53604bSXiao Guangrong else 431de9aef5eSXiao Guangrong *pdata = vcpu->arch.mtrr_state.var_ranges[index].mask; 432*fa7c4ebdSPaolo Bonzini 433*fa7c4ebdSPaolo Bonzini *pdata &= (1ULL << cpuid_maxphyaddr(vcpu)) - 1; 434ff53604bSXiao Guangrong } 435ff53604bSXiao Guangrong 436ff53604bSXiao Guangrong return 0; 437ff53604bSXiao Guangrong } 438ff53604bSXiao Guangrong 43919efffa2SXiao Guangrong void kvm_vcpu_mtrr_init(struct kvm_vcpu *vcpu) 44019efffa2SXiao Guangrong { 44119efffa2SXiao Guangrong INIT_LIST_HEAD(&vcpu->arch.mtrr_state.head); 44219efffa2SXiao Guangrong } 44319efffa2SXiao Guangrong 444f571c097SXiao Guangrong struct mtrr_iter { 445f571c097SXiao Guangrong /* input fields. */ 446f571c097SXiao Guangrong struct kvm_mtrr *mtrr_state; 447f571c097SXiao Guangrong u64 start; 448f571c097SXiao Guangrong u64 end; 449f571c097SXiao Guangrong 450f571c097SXiao Guangrong /* output fields. */ 451f571c097SXiao Guangrong int mem_type; 45210dc331fSXiao Guangrong /* mtrr is completely disabled? */ 45310dc331fSXiao Guangrong bool mtrr_disabled; 454f571c097SXiao Guangrong /* [start, end) is not fully covered in MTRRs? */ 455f571c097SXiao Guangrong bool partial_map; 456f571c097SXiao Guangrong 457f571c097SXiao Guangrong /* private fields. */ 458f571c097SXiao Guangrong union { 459f571c097SXiao Guangrong /* used for fixed MTRRs. */ 460f571c097SXiao Guangrong struct { 461f571c097SXiao Guangrong int index; 462f571c097SXiao Guangrong int seg; 463f571c097SXiao Guangrong }; 464f571c097SXiao Guangrong 465f571c097SXiao Guangrong /* used for var MTRRs. */ 466f571c097SXiao Guangrong struct { 467f571c097SXiao Guangrong struct kvm_mtrr_range *range; 468f571c097SXiao Guangrong /* max address has been covered in var MTRRs. */ 469f571c097SXiao Guangrong u64 start_max; 470f571c097SXiao Guangrong }; 471f571c097SXiao Guangrong }; 472f571c097SXiao Guangrong 473f571c097SXiao Guangrong bool fixed; 474f571c097SXiao Guangrong }; 475f571c097SXiao Guangrong 476f571c097SXiao Guangrong static bool mtrr_lookup_fixed_start(struct mtrr_iter *iter) 477f571c097SXiao Guangrong { 478f571c097SXiao Guangrong int seg, index; 479f571c097SXiao Guangrong 480f571c097SXiao Guangrong if (!fixed_mtrr_is_enabled(iter->mtrr_state)) 481f571c097SXiao Guangrong return false; 482f571c097SXiao Guangrong 483f571c097SXiao Guangrong seg = fixed_mtrr_addr_to_seg(iter->start); 484f571c097SXiao Guangrong if (seg < 0) 485f571c097SXiao Guangrong return false; 486f571c097SXiao Guangrong 487f571c097SXiao Guangrong iter->fixed = true; 488f571c097SXiao Guangrong index = fixed_mtrr_addr_seg_to_range_index(iter->start, seg); 489f571c097SXiao Guangrong iter->index = index; 490f571c097SXiao Guangrong iter->seg = seg; 491f571c097SXiao Guangrong return true; 492f571c097SXiao Guangrong } 493f571c097SXiao Guangrong 494f571c097SXiao Guangrong static bool match_var_range(struct mtrr_iter *iter, 495f571c097SXiao Guangrong struct kvm_mtrr_range *range) 496f571c097SXiao Guangrong { 497f571c097SXiao Guangrong u64 start, end; 498f571c097SXiao Guangrong 499f571c097SXiao Guangrong var_mtrr_range(range, &start, &end); 500f571c097SXiao Guangrong if (!(start >= iter->end || end <= iter->start)) { 501f571c097SXiao Guangrong iter->range = range; 502f571c097SXiao Guangrong 503f571c097SXiao Guangrong /* 504f571c097SXiao Guangrong * the function is called when we do kvm_mtrr.head walking. 505f571c097SXiao Guangrong * Range has the minimum base address which interleaves 506f571c097SXiao Guangrong * [looker->start_max, looker->end). 507f571c097SXiao Guangrong */ 508f571c097SXiao Guangrong iter->partial_map |= iter->start_max < start; 509f571c097SXiao Guangrong 510f571c097SXiao Guangrong /* update the max address has been covered. */ 511f571c097SXiao Guangrong iter->start_max = max(iter->start_max, end); 512f571c097SXiao Guangrong return true; 513f571c097SXiao Guangrong } 514f571c097SXiao Guangrong 515f571c097SXiao Guangrong return false; 516f571c097SXiao Guangrong } 517f571c097SXiao Guangrong 518f571c097SXiao Guangrong static void __mtrr_lookup_var_next(struct mtrr_iter *iter) 519f571c097SXiao Guangrong { 520f571c097SXiao Guangrong struct kvm_mtrr *mtrr_state = iter->mtrr_state; 521f571c097SXiao Guangrong 522f571c097SXiao Guangrong list_for_each_entry_continue(iter->range, &mtrr_state->head, node) 523f571c097SXiao Guangrong if (match_var_range(iter, iter->range)) 524f571c097SXiao Guangrong return; 525f571c097SXiao Guangrong 526f571c097SXiao Guangrong iter->range = NULL; 527f571c097SXiao Guangrong iter->partial_map |= iter->start_max < iter->end; 528f571c097SXiao Guangrong } 529f571c097SXiao Guangrong 530f571c097SXiao Guangrong static void mtrr_lookup_var_start(struct mtrr_iter *iter) 531f571c097SXiao Guangrong { 532f571c097SXiao Guangrong struct kvm_mtrr *mtrr_state = iter->mtrr_state; 533f571c097SXiao Guangrong 534f571c097SXiao Guangrong iter->fixed = false; 535f571c097SXiao Guangrong iter->start_max = iter->start; 536f571c097SXiao Guangrong iter->range = list_prepare_entry(iter->range, &mtrr_state->head, node); 537f571c097SXiao Guangrong 538f571c097SXiao Guangrong __mtrr_lookup_var_next(iter); 539f571c097SXiao Guangrong } 540f571c097SXiao Guangrong 541f571c097SXiao Guangrong static void mtrr_lookup_fixed_next(struct mtrr_iter *iter) 542f571c097SXiao Guangrong { 543f571c097SXiao Guangrong /* terminate the lookup. */ 544f571c097SXiao Guangrong if (fixed_mtrr_range_end_addr(iter->seg, iter->index) >= iter->end) { 545f571c097SXiao Guangrong iter->fixed = false; 546f571c097SXiao Guangrong iter->range = NULL; 547f571c097SXiao Guangrong return; 548f571c097SXiao Guangrong } 549f571c097SXiao Guangrong 550f571c097SXiao Guangrong iter->index++; 551f571c097SXiao Guangrong 552f571c097SXiao Guangrong /* have looked up for all fixed MTRRs. */ 553f571c097SXiao Guangrong if (iter->index >= ARRAY_SIZE(iter->mtrr_state->fixed_ranges)) 554f571c097SXiao Guangrong return mtrr_lookup_var_start(iter); 555f571c097SXiao Guangrong 556f571c097SXiao Guangrong /* switch to next segment. */ 557f571c097SXiao Guangrong if (iter->index > fixed_mtrr_seg_end_range_index(iter->seg)) 558f571c097SXiao Guangrong iter->seg++; 559f571c097SXiao Guangrong } 560f571c097SXiao Guangrong 561f571c097SXiao Guangrong static void mtrr_lookup_var_next(struct mtrr_iter *iter) 562f571c097SXiao Guangrong { 563f571c097SXiao Guangrong __mtrr_lookup_var_next(iter); 564f571c097SXiao Guangrong } 565f571c097SXiao Guangrong 566f571c097SXiao Guangrong static void mtrr_lookup_start(struct mtrr_iter *iter) 567f571c097SXiao Guangrong { 568f571c097SXiao Guangrong if (!mtrr_is_enabled(iter->mtrr_state)) { 56910dc331fSXiao Guangrong iter->mtrr_disabled = true; 570f571c097SXiao Guangrong return; 571f571c097SXiao Guangrong } 572f571c097SXiao Guangrong 573f571c097SXiao Guangrong if (!mtrr_lookup_fixed_start(iter)) 574f571c097SXiao Guangrong mtrr_lookup_var_start(iter); 575f571c097SXiao Guangrong } 576f571c097SXiao Guangrong 577f571c097SXiao Guangrong static void mtrr_lookup_init(struct mtrr_iter *iter, 578f571c097SXiao Guangrong struct kvm_mtrr *mtrr_state, u64 start, u64 end) 579f571c097SXiao Guangrong { 580f571c097SXiao Guangrong iter->mtrr_state = mtrr_state; 581f571c097SXiao Guangrong iter->start = start; 582f571c097SXiao Guangrong iter->end = end; 58310dc331fSXiao Guangrong iter->mtrr_disabled = false; 584f571c097SXiao Guangrong iter->partial_map = false; 585f571c097SXiao Guangrong iter->fixed = false; 586f571c097SXiao Guangrong iter->range = NULL; 587f571c097SXiao Guangrong 588f571c097SXiao Guangrong mtrr_lookup_start(iter); 589f571c097SXiao Guangrong } 590f571c097SXiao Guangrong 591f571c097SXiao Guangrong static bool mtrr_lookup_okay(struct mtrr_iter *iter) 592f571c097SXiao Guangrong { 593f571c097SXiao Guangrong if (iter->fixed) { 594f571c097SXiao Guangrong iter->mem_type = iter->mtrr_state->fixed_ranges[iter->index]; 595f571c097SXiao Guangrong return true; 596f571c097SXiao Guangrong } 597f571c097SXiao Guangrong 598f571c097SXiao Guangrong if (iter->range) { 599f571c097SXiao Guangrong iter->mem_type = iter->range->base & 0xff; 600f571c097SXiao Guangrong return true; 601f571c097SXiao Guangrong } 602f571c097SXiao Guangrong 603f571c097SXiao Guangrong return false; 604f571c097SXiao Guangrong } 605f571c097SXiao Guangrong 606f571c097SXiao Guangrong static void mtrr_lookup_next(struct mtrr_iter *iter) 607f571c097SXiao Guangrong { 608f571c097SXiao Guangrong if (iter->fixed) 609f571c097SXiao Guangrong mtrr_lookup_fixed_next(iter); 610f571c097SXiao Guangrong else 611f571c097SXiao Guangrong mtrr_lookup_var_next(iter); 612f571c097SXiao Guangrong } 613f571c097SXiao Guangrong 614f571c097SXiao Guangrong #define mtrr_for_each_mem_type(_iter_, _mtrr_, _gpa_start_, _gpa_end_) \ 615f571c097SXiao Guangrong for (mtrr_lookup_init(_iter_, _mtrr_, _gpa_start_, _gpa_end_); \ 616f571c097SXiao Guangrong mtrr_lookup_okay(_iter_); mtrr_lookup_next(_iter_)) 617f571c097SXiao Guangrong 6183f3f78b6SXiao Guangrong u8 kvm_mtrr_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn) 619ff53604bSXiao Guangrong { 6203f3f78b6SXiao Guangrong struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state; 621fa612137SXiao Guangrong struct mtrr_iter iter; 622fa612137SXiao Guangrong u64 start, end; 623fa612137SXiao Guangrong int type = -1; 6243f3f78b6SXiao Guangrong const int wt_wb_mask = (1 << MTRR_TYPE_WRBACK) 6253f3f78b6SXiao Guangrong | (1 << MTRR_TYPE_WRTHROUGH); 6263f3f78b6SXiao Guangrong 6273f3f78b6SXiao Guangrong start = gfn_to_gpa(gfn); 628fa612137SXiao Guangrong end = start + PAGE_SIZE; 629ff53604bSXiao Guangrong 630fa612137SXiao Guangrong mtrr_for_each_mem_type(&iter, mtrr_state, start, end) { 631fa612137SXiao Guangrong int curr_type = iter.mem_type; 632ff53604bSXiao Guangrong 6333f3f78b6SXiao Guangrong /* 6343f3f78b6SXiao Guangrong * Please refer to Intel SDM Volume 3: 11.11.4.1 MTRR 6353f3f78b6SXiao Guangrong * Precedences. 6363f3f78b6SXiao Guangrong */ 6373f3f78b6SXiao Guangrong 6383f3f78b6SXiao Guangrong if (type == -1) { 6393f3f78b6SXiao Guangrong type = curr_type; 640ff53604bSXiao Guangrong continue; 641ff53604bSXiao Guangrong } 642ff53604bSXiao Guangrong 6433f3f78b6SXiao Guangrong /* 6443f3f78b6SXiao Guangrong * If two or more variable memory ranges match and the 6453f3f78b6SXiao Guangrong * memory types are identical, then that memory type is 6463f3f78b6SXiao Guangrong * used. 6473f3f78b6SXiao Guangrong */ 6483f3f78b6SXiao Guangrong if (type == curr_type) 6493f3f78b6SXiao Guangrong continue; 6503f3f78b6SXiao Guangrong 6513f3f78b6SXiao Guangrong /* 6523f3f78b6SXiao Guangrong * If two or more variable memory ranges match and one of 6533f3f78b6SXiao Guangrong * the memory types is UC, the UC memory type used. 6543f3f78b6SXiao Guangrong */ 6553f3f78b6SXiao Guangrong if (curr_type == MTRR_TYPE_UNCACHABLE) 656ff53604bSXiao Guangrong return MTRR_TYPE_UNCACHABLE; 657ff53604bSXiao Guangrong 6583f3f78b6SXiao Guangrong /* 6593f3f78b6SXiao Guangrong * If two or more variable memory ranges match and the 6603f3f78b6SXiao Guangrong * memory types are WT and WB, the WT memory type is used. 6613f3f78b6SXiao Guangrong */ 6623f3f78b6SXiao Guangrong if (((1 << type) & wt_wb_mask) && 6633f3f78b6SXiao Guangrong ((1 << curr_type) & wt_wb_mask)) { 6643f3f78b6SXiao Guangrong type = MTRR_TYPE_WRTHROUGH; 6653f3f78b6SXiao Guangrong continue; 666ff53604bSXiao Guangrong } 667ff53604bSXiao Guangrong 6683f3f78b6SXiao Guangrong /* 6693f3f78b6SXiao Guangrong * For overlaps not defined by the above rules, processor 6703f3f78b6SXiao Guangrong * behavior is undefined. 6713f3f78b6SXiao Guangrong */ 6723f3f78b6SXiao Guangrong 6733f3f78b6SXiao Guangrong /* We use WB for this undefined behavior. :( */ 6743f3f78b6SXiao Guangrong return MTRR_TYPE_WRBACK; 675ff53604bSXiao Guangrong } 676ff53604bSXiao Guangrong 67710dc331fSXiao Guangrong if (iter.mtrr_disabled) 67810dc331fSXiao Guangrong return mtrr_disabled_type(); 67910dc331fSXiao Guangrong 680fc1a8126SAlex Williamson /* not contained in any MTRRs. */ 681fc1a8126SAlex Williamson if (type == -1) 682fc1a8126SAlex Williamson return mtrr_default_type(mtrr_state); 683fc1a8126SAlex Williamson 684fa612137SXiao Guangrong /* 685fa612137SXiao Guangrong * We just check one page, partially covered by MTRRs is 686fa612137SXiao Guangrong * impossible. 687fa612137SXiao Guangrong */ 6883e5d2fdcSXiao Guangrong WARN_ON(iter.partial_map); 6893e5d2fdcSXiao Guangrong 6903f3f78b6SXiao Guangrong return type; 691ff53604bSXiao Guangrong } 692ff53604bSXiao Guangrong EXPORT_SYMBOL_GPL(kvm_mtrr_get_guest_memory_type); 6936a39bbc5SXiao Guangrong 6946a39bbc5SXiao Guangrong bool kvm_mtrr_check_gfn_range_consistency(struct kvm_vcpu *vcpu, gfn_t gfn, 6956a39bbc5SXiao Guangrong int page_num) 6966a39bbc5SXiao Guangrong { 6976a39bbc5SXiao Guangrong struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state; 6986a39bbc5SXiao Guangrong struct mtrr_iter iter; 6996a39bbc5SXiao Guangrong u64 start, end; 7006a39bbc5SXiao Guangrong int type = -1; 7016a39bbc5SXiao Guangrong 7026a39bbc5SXiao Guangrong start = gfn_to_gpa(gfn); 7036a39bbc5SXiao Guangrong end = gfn_to_gpa(gfn + page_num); 7046a39bbc5SXiao Guangrong mtrr_for_each_mem_type(&iter, mtrr_state, start, end) { 7056a39bbc5SXiao Guangrong if (type == -1) { 7066a39bbc5SXiao Guangrong type = iter.mem_type; 7076a39bbc5SXiao Guangrong continue; 7086a39bbc5SXiao Guangrong } 7096a39bbc5SXiao Guangrong 7106a39bbc5SXiao Guangrong if (type != iter.mem_type) 7116a39bbc5SXiao Guangrong return false; 7126a39bbc5SXiao Guangrong } 7136a39bbc5SXiao Guangrong 71410dc331fSXiao Guangrong if (iter.mtrr_disabled) 71510dc331fSXiao Guangrong return true; 71610dc331fSXiao Guangrong 7176a39bbc5SXiao Guangrong if (!iter.partial_map) 7186a39bbc5SXiao Guangrong return true; 7196a39bbc5SXiao Guangrong 7206a39bbc5SXiao Guangrong if (type == -1) 7216a39bbc5SXiao Guangrong return true; 7226a39bbc5SXiao Guangrong 7236a39bbc5SXiao Guangrong return type == mtrr_default_type(mtrr_state); 7246a39bbc5SXiao Guangrong } 725