xref: /openbmc/linux/arch/x86/kvm/mtrr.c (revision f7bfb57b3e89ff89c0da9f93dedab89f68d6ca27)
1ff53604bSXiao Guangrong /*
2ff53604bSXiao Guangrong  * vMTRR implementation
3ff53604bSXiao Guangrong  *
4ff53604bSXiao Guangrong  * Copyright (C) 2006 Qumranet, Inc.
5ff53604bSXiao Guangrong  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6ff53604bSXiao Guangrong  * Copyright(C) 2015 Intel Corporation.
7ff53604bSXiao Guangrong  *
8ff53604bSXiao Guangrong  * Authors:
9ff53604bSXiao Guangrong  *   Yaniv Kamay  <yaniv@qumranet.com>
10ff53604bSXiao Guangrong  *   Avi Kivity   <avi@qumranet.com>
11ff53604bSXiao Guangrong  *   Marcelo Tosatti <mtosatti@redhat.com>
12ff53604bSXiao Guangrong  *   Paolo Bonzini <pbonzini@redhat.com>
13ff53604bSXiao Guangrong  *   Xiao Guangrong <guangrong.xiao@linux.intel.com>
14ff53604bSXiao Guangrong  *
15ff53604bSXiao Guangrong  * This work is licensed under the terms of the GNU GPL, version 2.  See
16ff53604bSXiao Guangrong  * the COPYING file in the top-level directory.
17ff53604bSXiao Guangrong  */
18ff53604bSXiao Guangrong 
19ff53604bSXiao Guangrong #include <linux/kvm_host.h>
20ff53604bSXiao Guangrong #include <asm/mtrr.h>
21ff53604bSXiao Guangrong 
22ff53604bSXiao Guangrong #include "cpuid.h"
23ff53604bSXiao Guangrong #include "mmu.h"
24ff53604bSXiao Guangrong 
2510fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_E		(1ULL << 11)
2610fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_FE		(1ULL << 10)
2710fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_TYPE_MASK	(0xff)
2810fac2dcSXiao Guangrong 
29ff53604bSXiao Guangrong static bool msr_mtrr_valid(unsigned msr)
30ff53604bSXiao Guangrong {
31ff53604bSXiao Guangrong 	switch (msr) {
32ff53604bSXiao Guangrong 	case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
33ff53604bSXiao Guangrong 	case MSR_MTRRfix64K_00000:
34ff53604bSXiao Guangrong 	case MSR_MTRRfix16K_80000:
35ff53604bSXiao Guangrong 	case MSR_MTRRfix16K_A0000:
36ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_C0000:
37ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_C8000:
38ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_D0000:
39ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_D8000:
40ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_E0000:
41ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_E8000:
42ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_F0000:
43ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_F8000:
44ff53604bSXiao Guangrong 	case MSR_MTRRdefType:
45ff53604bSXiao Guangrong 	case MSR_IA32_CR_PAT:
46ff53604bSXiao Guangrong 		return true;
47ff53604bSXiao Guangrong 	case 0x2f8:
48ff53604bSXiao Guangrong 		return true;
49ff53604bSXiao Guangrong 	}
50ff53604bSXiao Guangrong 	return false;
51ff53604bSXiao Guangrong }
52ff53604bSXiao Guangrong 
53ff53604bSXiao Guangrong static bool valid_pat_type(unsigned t)
54ff53604bSXiao Guangrong {
55ff53604bSXiao Guangrong 	return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
56ff53604bSXiao Guangrong }
57ff53604bSXiao Guangrong 
58ff53604bSXiao Guangrong static bool valid_mtrr_type(unsigned t)
59ff53604bSXiao Guangrong {
60ff53604bSXiao Guangrong 	return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
61ff53604bSXiao Guangrong }
62ff53604bSXiao Guangrong 
63ff53604bSXiao Guangrong bool kvm_mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
64ff53604bSXiao Guangrong {
65ff53604bSXiao Guangrong 	int i;
66ff53604bSXiao Guangrong 	u64 mask;
67ff53604bSXiao Guangrong 
68ff53604bSXiao Guangrong 	if (!msr_mtrr_valid(msr))
69ff53604bSXiao Guangrong 		return false;
70ff53604bSXiao Guangrong 
71ff53604bSXiao Guangrong 	if (msr == MSR_IA32_CR_PAT) {
72ff53604bSXiao Guangrong 		for (i = 0; i < 8; i++)
73ff53604bSXiao Guangrong 			if (!valid_pat_type((data >> (i * 8)) & 0xff))
74ff53604bSXiao Guangrong 				return false;
75ff53604bSXiao Guangrong 		return true;
76ff53604bSXiao Guangrong 	} else if (msr == MSR_MTRRdefType) {
77ff53604bSXiao Guangrong 		if (data & ~0xcff)
78ff53604bSXiao Guangrong 			return false;
79ff53604bSXiao Guangrong 		return valid_mtrr_type(data & 0xff);
80ff53604bSXiao Guangrong 	} else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
81ff53604bSXiao Guangrong 		for (i = 0; i < 8 ; i++)
82ff53604bSXiao Guangrong 			if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
83ff53604bSXiao Guangrong 				return false;
84ff53604bSXiao Guangrong 		return true;
85ff53604bSXiao Guangrong 	}
86ff53604bSXiao Guangrong 
87ff53604bSXiao Guangrong 	/* variable MTRRs */
88ff53604bSXiao Guangrong 	WARN_ON(!(msr >= 0x200 && msr < 0x200 + 2 * KVM_NR_VAR_MTRR));
89ff53604bSXiao Guangrong 
90ff53604bSXiao Guangrong 	mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
91ff53604bSXiao Guangrong 	if ((msr & 1) == 0) {
92ff53604bSXiao Guangrong 		/* MTRR base */
93ff53604bSXiao Guangrong 		if (!valid_mtrr_type(data & 0xff))
94ff53604bSXiao Guangrong 			return false;
95ff53604bSXiao Guangrong 		mask |= 0xf00;
96ff53604bSXiao Guangrong 	} else
97ff53604bSXiao Guangrong 		/* MTRR mask */
98ff53604bSXiao Guangrong 		mask |= 0x7ff;
99ff53604bSXiao Guangrong 	if (data & mask) {
100ff53604bSXiao Guangrong 		kvm_inject_gp(vcpu, 0);
101ff53604bSXiao Guangrong 		return false;
102ff53604bSXiao Guangrong 	}
103ff53604bSXiao Guangrong 
104ff53604bSXiao Guangrong 	return true;
105ff53604bSXiao Guangrong }
106ff53604bSXiao Guangrong EXPORT_SYMBOL_GPL(kvm_mtrr_valid);
107ff53604bSXiao Guangrong 
10810fac2dcSXiao Guangrong static bool mtrr_is_enabled(struct kvm_mtrr *mtrr_state)
10910fac2dcSXiao Guangrong {
11010fac2dcSXiao Guangrong 	return !!(mtrr_state->deftype & IA32_MTRR_DEF_TYPE_E);
11110fac2dcSXiao Guangrong }
11210fac2dcSXiao Guangrong 
11310fac2dcSXiao Guangrong static bool fixed_mtrr_is_enabled(struct kvm_mtrr *mtrr_state)
11410fac2dcSXiao Guangrong {
11510fac2dcSXiao Guangrong 	return !!(mtrr_state->deftype & IA32_MTRR_DEF_TYPE_FE);
11610fac2dcSXiao Guangrong }
11710fac2dcSXiao Guangrong 
11810fac2dcSXiao Guangrong static u8 mtrr_default_type(struct kvm_mtrr *mtrr_state)
11910fac2dcSXiao Guangrong {
12010fac2dcSXiao Guangrong 	return mtrr_state->deftype & IA32_MTRR_DEF_TYPE_TYPE_MASK;
12110fac2dcSXiao Guangrong }
12210fac2dcSXiao Guangrong 
123de9aef5eSXiao Guangrong /*
124de9aef5eSXiao Guangrong * Three terms are used in the following code:
125de9aef5eSXiao Guangrong * - segment, it indicates the address segments covered by fixed MTRRs.
126de9aef5eSXiao Guangrong * - unit, it corresponds to the MSR entry in the segment.
127de9aef5eSXiao Guangrong * - range, a range is covered in one memory cache type.
128de9aef5eSXiao Guangrong */
129de9aef5eSXiao Guangrong struct fixed_mtrr_segment {
130de9aef5eSXiao Guangrong 	u64 start;
131de9aef5eSXiao Guangrong 	u64 end;
132de9aef5eSXiao Guangrong 
133de9aef5eSXiao Guangrong 	int range_shift;
134de9aef5eSXiao Guangrong 
135de9aef5eSXiao Guangrong 	/* the start position in kvm_mtrr.fixed_ranges[]. */
136de9aef5eSXiao Guangrong 	int range_start;
137de9aef5eSXiao Guangrong };
138de9aef5eSXiao Guangrong 
139de9aef5eSXiao Guangrong static struct fixed_mtrr_segment fixed_seg_table[] = {
140de9aef5eSXiao Guangrong 	/* MSR_MTRRfix64K_00000, 1 unit. 64K fixed mtrr. */
141de9aef5eSXiao Guangrong 	{
142de9aef5eSXiao Guangrong 		.start = 0x0,
143de9aef5eSXiao Guangrong 		.end = 0x80000,
144de9aef5eSXiao Guangrong 		.range_shift = 16, /* 64K */
145de9aef5eSXiao Guangrong 		.range_start = 0,
146de9aef5eSXiao Guangrong 	},
147de9aef5eSXiao Guangrong 
148de9aef5eSXiao Guangrong 	/*
149de9aef5eSXiao Guangrong 	 * MSR_MTRRfix16K_80000 ... MSR_MTRRfix16K_A0000, 2 units,
150de9aef5eSXiao Guangrong 	 * 16K fixed mtrr.
151de9aef5eSXiao Guangrong 	 */
152de9aef5eSXiao Guangrong 	{
153de9aef5eSXiao Guangrong 		.start = 0x80000,
154de9aef5eSXiao Guangrong 		.end = 0xc0000,
155de9aef5eSXiao Guangrong 		.range_shift = 14, /* 16K */
156de9aef5eSXiao Guangrong 		.range_start = 8,
157de9aef5eSXiao Guangrong 	},
158de9aef5eSXiao Guangrong 
159de9aef5eSXiao Guangrong 	/*
160de9aef5eSXiao Guangrong 	 * MSR_MTRRfix4K_C0000 ... MSR_MTRRfix4K_F8000, 8 units,
161de9aef5eSXiao Guangrong 	 * 4K fixed mtrr.
162de9aef5eSXiao Guangrong 	 */
163de9aef5eSXiao Guangrong 	{
164de9aef5eSXiao Guangrong 		.start = 0xc0000,
165de9aef5eSXiao Guangrong 		.end = 0x100000,
166de9aef5eSXiao Guangrong 		.range_shift = 12, /* 12K */
167de9aef5eSXiao Guangrong 		.range_start = 24,
168de9aef5eSXiao Guangrong 	}
169de9aef5eSXiao Guangrong };
170de9aef5eSXiao Guangrong 
171de9aef5eSXiao Guangrong /*
172de9aef5eSXiao Guangrong  * The size of unit is covered in one MSR, one MSR entry contains
173de9aef5eSXiao Guangrong  * 8 ranges so that unit size is always 8 * 2^range_shift.
174de9aef5eSXiao Guangrong  */
175de9aef5eSXiao Guangrong static u64 fixed_mtrr_seg_unit_size(int seg)
176de9aef5eSXiao Guangrong {
177de9aef5eSXiao Guangrong 	return 8 << fixed_seg_table[seg].range_shift;
178de9aef5eSXiao Guangrong }
179de9aef5eSXiao Guangrong 
180de9aef5eSXiao Guangrong static bool fixed_msr_to_seg_unit(u32 msr, int *seg, int *unit)
181de9aef5eSXiao Guangrong {
182de9aef5eSXiao Guangrong 	switch (msr) {
183de9aef5eSXiao Guangrong 	case MSR_MTRRfix64K_00000:
184de9aef5eSXiao Guangrong 		*seg = 0;
185de9aef5eSXiao Guangrong 		*unit = 0;
186de9aef5eSXiao Guangrong 		break;
187de9aef5eSXiao Guangrong 	case MSR_MTRRfix16K_80000 ... MSR_MTRRfix16K_A0000:
188de9aef5eSXiao Guangrong 		*seg = 1;
189de9aef5eSXiao Guangrong 		*unit = msr - MSR_MTRRfix16K_80000;
190de9aef5eSXiao Guangrong 		break;
191de9aef5eSXiao Guangrong 	case MSR_MTRRfix4K_C0000 ... MSR_MTRRfix4K_F8000:
192de9aef5eSXiao Guangrong 		*seg = 2;
193de9aef5eSXiao Guangrong 		*unit = msr - MSR_MTRRfix4K_C0000;
194de9aef5eSXiao Guangrong 		break;
195de9aef5eSXiao Guangrong 	default:
196de9aef5eSXiao Guangrong 		return false;
197de9aef5eSXiao Guangrong 	}
198de9aef5eSXiao Guangrong 
199de9aef5eSXiao Guangrong 	return true;
200de9aef5eSXiao Guangrong }
201de9aef5eSXiao Guangrong 
202de9aef5eSXiao Guangrong static void fixed_mtrr_seg_unit_range(int seg, int unit, u64 *start, u64 *end)
203de9aef5eSXiao Guangrong {
204de9aef5eSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg];
205de9aef5eSXiao Guangrong 	u64 unit_size = fixed_mtrr_seg_unit_size(seg);
206de9aef5eSXiao Guangrong 
207de9aef5eSXiao Guangrong 	*start = mtrr_seg->start + unit * unit_size;
208de9aef5eSXiao Guangrong 	*end = *start + unit_size;
209de9aef5eSXiao Guangrong 	WARN_ON(*end > mtrr_seg->end);
210de9aef5eSXiao Guangrong }
211de9aef5eSXiao Guangrong 
212de9aef5eSXiao Guangrong static int fixed_mtrr_seg_unit_range_index(int seg, int unit)
213de9aef5eSXiao Guangrong {
214de9aef5eSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg];
215de9aef5eSXiao Guangrong 
216de9aef5eSXiao Guangrong 	WARN_ON(mtrr_seg->start + unit * fixed_mtrr_seg_unit_size(seg)
217de9aef5eSXiao Guangrong 		> mtrr_seg->end);
218de9aef5eSXiao Guangrong 
219de9aef5eSXiao Guangrong 	/* each unit has 8 ranges. */
220de9aef5eSXiao Guangrong 	return mtrr_seg->range_start + 8 * unit;
221de9aef5eSXiao Guangrong }
222de9aef5eSXiao Guangrong 
223de9aef5eSXiao Guangrong static bool fixed_msr_to_range(u32 msr, u64 *start, u64 *end)
224de9aef5eSXiao Guangrong {
225de9aef5eSXiao Guangrong 	int seg, unit;
226de9aef5eSXiao Guangrong 
227de9aef5eSXiao Guangrong 	if (!fixed_msr_to_seg_unit(msr, &seg, &unit))
228de9aef5eSXiao Guangrong 		return false;
229de9aef5eSXiao Guangrong 
230de9aef5eSXiao Guangrong 	fixed_mtrr_seg_unit_range(seg, unit, start, end);
231de9aef5eSXiao Guangrong 	return true;
232de9aef5eSXiao Guangrong }
233de9aef5eSXiao Guangrong 
234de9aef5eSXiao Guangrong static int fixed_msr_to_range_index(u32 msr)
235de9aef5eSXiao Guangrong {
236de9aef5eSXiao Guangrong 	int seg, unit;
237de9aef5eSXiao Guangrong 
238de9aef5eSXiao Guangrong 	if (!fixed_msr_to_seg_unit(msr, &seg, &unit))
239de9aef5eSXiao Guangrong 		return -1;
240de9aef5eSXiao Guangrong 
241de9aef5eSXiao Guangrong 	return fixed_mtrr_seg_unit_range_index(seg, unit);
242de9aef5eSXiao Guangrong }
243de9aef5eSXiao Guangrong 
244*f7bfb57bSXiao Guangrong static int fixed_mtrr_addr_to_seg(u64 addr)
245*f7bfb57bSXiao Guangrong {
246*f7bfb57bSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg;
247*f7bfb57bSXiao Guangrong 	int seg, seg_num = ARRAY_SIZE(fixed_seg_table);
248*f7bfb57bSXiao Guangrong 
249*f7bfb57bSXiao Guangrong 	for (seg = 0; seg < seg_num; seg++) {
250*f7bfb57bSXiao Guangrong 		mtrr_seg = &fixed_seg_table[seg];
251*f7bfb57bSXiao Guangrong 		if (mtrr_seg->start >= addr && addr < mtrr_seg->end)
252*f7bfb57bSXiao Guangrong 			return seg;
253*f7bfb57bSXiao Guangrong 	}
254*f7bfb57bSXiao Guangrong 
255*f7bfb57bSXiao Guangrong 	return -1;
256*f7bfb57bSXiao Guangrong }
257*f7bfb57bSXiao Guangrong 
258*f7bfb57bSXiao Guangrong static int fixed_mtrr_addr_seg_to_range_index(u64 addr, int seg)
259*f7bfb57bSXiao Guangrong {
260*f7bfb57bSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg;
261*f7bfb57bSXiao Guangrong 	int index;
262*f7bfb57bSXiao Guangrong 
263*f7bfb57bSXiao Guangrong 	mtrr_seg = &fixed_seg_table[seg];
264*f7bfb57bSXiao Guangrong 	index = mtrr_seg->range_start;
265*f7bfb57bSXiao Guangrong 	index += (addr - mtrr_seg->start) >> mtrr_seg->range_shift;
266*f7bfb57bSXiao Guangrong 	return index;
267*f7bfb57bSXiao Guangrong }
268*f7bfb57bSXiao Guangrong 
269a13842dcSXiao Guangrong static void var_mtrr_range(struct kvm_mtrr_range *range, u64 *start, u64 *end)
270a13842dcSXiao Guangrong {
271a13842dcSXiao Guangrong 	u64 mask;
272a13842dcSXiao Guangrong 
273a13842dcSXiao Guangrong 	*start = range->base & PAGE_MASK;
274a13842dcSXiao Guangrong 
275a13842dcSXiao Guangrong 	mask = range->mask & PAGE_MASK;
276a13842dcSXiao Guangrong 	mask |= ~0ULL << boot_cpu_data.x86_phys_bits;
277a13842dcSXiao Guangrong 
278a13842dcSXiao Guangrong 	/* This cannot overflow because writing to the reserved bits of
279a13842dcSXiao Guangrong 	 * variable MTRRs causes a #GP.
280a13842dcSXiao Guangrong 	 */
281a13842dcSXiao Guangrong 	*end = (*start | ~mask) + 1;
282a13842dcSXiao Guangrong }
283a13842dcSXiao Guangrong 
284ff53604bSXiao Guangrong static void update_mtrr(struct kvm_vcpu *vcpu, u32 msr)
285ff53604bSXiao Guangrong {
28670109e7dSXiao Guangrong 	struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state;
287a13842dcSXiao Guangrong 	gfn_t start, end;
288ff53604bSXiao Guangrong 	int index;
289ff53604bSXiao Guangrong 
290ff53604bSXiao Guangrong 	if (msr == MSR_IA32_CR_PAT || !tdp_enabled ||
291ff53604bSXiao Guangrong 	      !kvm_arch_has_noncoherent_dma(vcpu->kvm))
292ff53604bSXiao Guangrong 		return;
293ff53604bSXiao Guangrong 
29410fac2dcSXiao Guangrong 	if (!mtrr_is_enabled(mtrr_state) && msr != MSR_MTRRdefType)
295ff53604bSXiao Guangrong 		return;
296ff53604bSXiao Guangrong 
297de9aef5eSXiao Guangrong 	/* fixed MTRRs. */
298de9aef5eSXiao Guangrong 	if (fixed_msr_to_range(msr, &start, &end)) {
299de9aef5eSXiao Guangrong 		if (!fixed_mtrr_is_enabled(mtrr_state))
300de9aef5eSXiao Guangrong 			return;
301de9aef5eSXiao Guangrong 	} else if (msr == MSR_MTRRdefType) {
302ff53604bSXiao Guangrong 		start = 0x0;
303ff53604bSXiao Guangrong 		end = ~0ULL;
304de9aef5eSXiao Guangrong 	} else {
305ff53604bSXiao Guangrong 		/* variable range MTRRs. */
306ff53604bSXiao Guangrong 		index = (msr - 0x200) / 2;
307a13842dcSXiao Guangrong 		var_mtrr_range(&mtrr_state->var_ranges[index], &start, &end);
308ff53604bSXiao Guangrong 	}
309ff53604bSXiao Guangrong 
310ff53604bSXiao Guangrong 	kvm_zap_gfn_range(vcpu->kvm, gpa_to_gfn(start), gpa_to_gfn(end));
311ff53604bSXiao Guangrong }
312ff53604bSXiao Guangrong 
31319efffa2SXiao Guangrong static bool var_mtrr_range_is_valid(struct kvm_mtrr_range *range)
31419efffa2SXiao Guangrong {
31519efffa2SXiao Guangrong 	return (range->mask & (1 << 11)) != 0;
31619efffa2SXiao Guangrong }
31719efffa2SXiao Guangrong 
31819efffa2SXiao Guangrong static void set_var_mtrr_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
31919efffa2SXiao Guangrong {
32019efffa2SXiao Guangrong 	struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state;
32119efffa2SXiao Guangrong 	struct kvm_mtrr_range *tmp, *cur;
32219efffa2SXiao Guangrong 	int index, is_mtrr_mask;
32319efffa2SXiao Guangrong 
32419efffa2SXiao Guangrong 	index = (msr - 0x200) / 2;
32519efffa2SXiao Guangrong 	is_mtrr_mask = msr - 0x200 - 2 * index;
32619efffa2SXiao Guangrong 	cur = &mtrr_state->var_ranges[index];
32719efffa2SXiao Guangrong 
32819efffa2SXiao Guangrong 	/* remove the entry if it's in the list. */
32919efffa2SXiao Guangrong 	if (var_mtrr_range_is_valid(cur))
33019efffa2SXiao Guangrong 		list_del(&mtrr_state->var_ranges[index].node);
33119efffa2SXiao Guangrong 
33219efffa2SXiao Guangrong 	if (!is_mtrr_mask)
33319efffa2SXiao Guangrong 		cur->base = data;
33419efffa2SXiao Guangrong 	else
33519efffa2SXiao Guangrong 		cur->mask = data;
33619efffa2SXiao Guangrong 
33719efffa2SXiao Guangrong 	/* add it to the list if it's enabled. */
33819efffa2SXiao Guangrong 	if (var_mtrr_range_is_valid(cur)) {
33919efffa2SXiao Guangrong 		list_for_each_entry(tmp, &mtrr_state->head, node)
34019efffa2SXiao Guangrong 			if (cur->base >= tmp->base)
34119efffa2SXiao Guangrong 				break;
34219efffa2SXiao Guangrong 		list_add_tail(&cur->node, &tmp->node);
34319efffa2SXiao Guangrong 	}
34419efffa2SXiao Guangrong }
34519efffa2SXiao Guangrong 
346ff53604bSXiao Guangrong int kvm_mtrr_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
347ff53604bSXiao Guangrong {
348de9aef5eSXiao Guangrong 	int index;
349ff53604bSXiao Guangrong 
350ff53604bSXiao Guangrong 	if (!kvm_mtrr_valid(vcpu, msr, data))
351ff53604bSXiao Guangrong 		return 1;
352ff53604bSXiao Guangrong 
353de9aef5eSXiao Guangrong 	index = fixed_msr_to_range_index(msr);
354de9aef5eSXiao Guangrong 	if (index >= 0)
355de9aef5eSXiao Guangrong 		*(u64 *)&vcpu->arch.mtrr_state.fixed_ranges[index] = data;
356de9aef5eSXiao Guangrong 	else if (msr == MSR_MTRRdefType)
35710fac2dcSXiao Guangrong 		vcpu->arch.mtrr_state.deftype = data;
358ff53604bSXiao Guangrong 	else if (msr == MSR_IA32_CR_PAT)
359ff53604bSXiao Guangrong 		vcpu->arch.pat = data;
360ff53604bSXiao Guangrong 	else
36119efffa2SXiao Guangrong 		set_var_mtrr_msr(vcpu, msr, data);
362ff53604bSXiao Guangrong 
363ff53604bSXiao Guangrong 	update_mtrr(vcpu, msr);
364ff53604bSXiao Guangrong 	return 0;
365ff53604bSXiao Guangrong }
366ff53604bSXiao Guangrong 
367ff53604bSXiao Guangrong int kvm_mtrr_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
368ff53604bSXiao Guangrong {
369de9aef5eSXiao Guangrong 	int index;
370ff53604bSXiao Guangrong 
371eb839917SXiao Guangrong 	/* MSR_MTRRcap is a readonly MSR. */
372eb839917SXiao Guangrong 	if (msr == MSR_MTRRcap) {
373eb839917SXiao Guangrong 		/*
374eb839917SXiao Guangrong 		 * SMRR = 0
375eb839917SXiao Guangrong 		 * WC = 1
376eb839917SXiao Guangrong 		 * FIX = 1
377eb839917SXiao Guangrong 		 * VCNT = KVM_NR_VAR_MTRR
378eb839917SXiao Guangrong 		 */
379eb839917SXiao Guangrong 		*pdata = 0x500 | KVM_NR_VAR_MTRR;
380eb839917SXiao Guangrong 		return 0;
381eb839917SXiao Guangrong 	}
382eb839917SXiao Guangrong 
383ff53604bSXiao Guangrong 	if (!msr_mtrr_valid(msr))
384ff53604bSXiao Guangrong 		return 1;
385ff53604bSXiao Guangrong 
386de9aef5eSXiao Guangrong 	index = fixed_msr_to_range_index(msr);
387de9aef5eSXiao Guangrong 	if (index >= 0)
388de9aef5eSXiao Guangrong 		*pdata = *(u64 *)&vcpu->arch.mtrr_state.fixed_ranges[index];
389de9aef5eSXiao Guangrong 	else if (msr == MSR_MTRRdefType)
39010fac2dcSXiao Guangrong 		*pdata = vcpu->arch.mtrr_state.deftype;
391ff53604bSXiao Guangrong 	else if (msr == MSR_IA32_CR_PAT)
392ff53604bSXiao Guangrong 		*pdata = vcpu->arch.pat;
393ff53604bSXiao Guangrong 	else {	/* Variable MTRRs */
394de9aef5eSXiao Guangrong 		int is_mtrr_mask;
395ff53604bSXiao Guangrong 
396de9aef5eSXiao Guangrong 		index = (msr - 0x200) / 2;
397de9aef5eSXiao Guangrong 		is_mtrr_mask = msr - 0x200 - 2 * index;
398ff53604bSXiao Guangrong 		if (!is_mtrr_mask)
399de9aef5eSXiao Guangrong 			*pdata = vcpu->arch.mtrr_state.var_ranges[index].base;
400ff53604bSXiao Guangrong 		else
401de9aef5eSXiao Guangrong 			*pdata = vcpu->arch.mtrr_state.var_ranges[index].mask;
402ff53604bSXiao Guangrong 	}
403ff53604bSXiao Guangrong 
404ff53604bSXiao Guangrong 	return 0;
405ff53604bSXiao Guangrong }
406ff53604bSXiao Guangrong 
40719efffa2SXiao Guangrong void kvm_vcpu_mtrr_init(struct kvm_vcpu *vcpu)
40819efffa2SXiao Guangrong {
40919efffa2SXiao Guangrong 	INIT_LIST_HEAD(&vcpu->arch.mtrr_state.head);
41019efffa2SXiao Guangrong }
41119efffa2SXiao Guangrong 
4123f3f78b6SXiao Guangrong u8 kvm_mtrr_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
413ff53604bSXiao Guangrong {
4143f3f78b6SXiao Guangrong 	struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state;
4153f3f78b6SXiao Guangrong 	u64 base, mask, start;
4163f3f78b6SXiao Guangrong 	int i, num_var_ranges, type;
4173f3f78b6SXiao Guangrong 	const int wt_wb_mask = (1 << MTRR_TYPE_WRBACK)
4183f3f78b6SXiao Guangrong 			       | (1 << MTRR_TYPE_WRTHROUGH);
4193f3f78b6SXiao Guangrong 
4203f3f78b6SXiao Guangrong 	start = gfn_to_gpa(gfn);
4213f3f78b6SXiao Guangrong 	num_var_ranges = KVM_NR_VAR_MTRR;
4223f3f78b6SXiao Guangrong 	type = -1;
423ff53604bSXiao Guangrong 
424ff53604bSXiao Guangrong 	/* MTRR is completely disabled, use UC for all of physical memory. */
42510fac2dcSXiao Guangrong 	if (!mtrr_is_enabled(mtrr_state))
426ff53604bSXiao Guangrong 		return MTRR_TYPE_UNCACHABLE;
427ff53604bSXiao Guangrong 
428ff53604bSXiao Guangrong 	/* Look in fixed ranges. Just return the type as per start */
42910fac2dcSXiao Guangrong 	if (fixed_mtrr_is_enabled(mtrr_state) && (start < 0x100000)) {
430ff53604bSXiao Guangrong 		int idx;
431ff53604bSXiao Guangrong 
432ff53604bSXiao Guangrong 		if (start < 0x80000) {
433ff53604bSXiao Guangrong 			idx = 0;
434ff53604bSXiao Guangrong 			idx += (start >> 16);
435ff53604bSXiao Guangrong 			return mtrr_state->fixed_ranges[idx];
436ff53604bSXiao Guangrong 		} else if (start < 0xC0000) {
437ff53604bSXiao Guangrong 			idx = 1 * 8;
438ff53604bSXiao Guangrong 			idx += ((start - 0x80000) >> 14);
439ff53604bSXiao Guangrong 			return mtrr_state->fixed_ranges[idx];
440ff53604bSXiao Guangrong 		} else if (start < 0x1000000) {
441ff53604bSXiao Guangrong 			idx = 3 * 8;
442ff53604bSXiao Guangrong 			idx += ((start - 0xC0000) >> 12);
443ff53604bSXiao Guangrong 			return mtrr_state->fixed_ranges[idx];
444ff53604bSXiao Guangrong 		}
445ff53604bSXiao Guangrong 	}
446ff53604bSXiao Guangrong 
447ff53604bSXiao Guangrong 	/*
448ff53604bSXiao Guangrong 	 * Look in variable ranges
449ff53604bSXiao Guangrong 	 * Look of multiple ranges matching this address and pick type
450ff53604bSXiao Guangrong 	 * as per MTRR precedence
451ff53604bSXiao Guangrong 	 */
452ff53604bSXiao Guangrong 	for (i = 0; i < num_var_ranges; ++i) {
4533f3f78b6SXiao Guangrong 		int curr_type;
454ff53604bSXiao Guangrong 
45586fd5270SXiao Guangrong 		if (!(mtrr_state->var_ranges[i].mask & (1 << 11)))
456ff53604bSXiao Guangrong 			continue;
457ff53604bSXiao Guangrong 
45886fd5270SXiao Guangrong 		base = mtrr_state->var_ranges[i].base & PAGE_MASK;
45986fd5270SXiao Guangrong 		mask = mtrr_state->var_ranges[i].mask & PAGE_MASK;
460ff53604bSXiao Guangrong 
461ff53604bSXiao Guangrong 		if ((start & mask) != (base & mask))
462ff53604bSXiao Guangrong 			continue;
463ff53604bSXiao Guangrong 
4643f3f78b6SXiao Guangrong 		/*
4653f3f78b6SXiao Guangrong 		 * Please refer to Intel SDM Volume 3: 11.11.4.1 MTRR
4663f3f78b6SXiao Guangrong 		 * Precedences.
4673f3f78b6SXiao Guangrong 		 */
4683f3f78b6SXiao Guangrong 
4693f3f78b6SXiao Guangrong 		curr_type = mtrr_state->var_ranges[i].base & 0xff;
4703f3f78b6SXiao Guangrong 		if (type == -1) {
4713f3f78b6SXiao Guangrong 			type = curr_type;
472ff53604bSXiao Guangrong 			continue;
473ff53604bSXiao Guangrong 		}
474ff53604bSXiao Guangrong 
4753f3f78b6SXiao Guangrong 		/*
4763f3f78b6SXiao Guangrong 		 * If two or more variable memory ranges match and the
4773f3f78b6SXiao Guangrong 		 * memory types are identical, then that memory type is
4783f3f78b6SXiao Guangrong 		 * used.
4793f3f78b6SXiao Guangrong 		 */
4803f3f78b6SXiao Guangrong 		if (type == curr_type)
4813f3f78b6SXiao Guangrong 			continue;
4823f3f78b6SXiao Guangrong 
4833f3f78b6SXiao Guangrong 		/*
4843f3f78b6SXiao Guangrong 		 * If two or more variable memory ranges match and one of
4853f3f78b6SXiao Guangrong 		 * the memory types is UC, the UC memory type used.
4863f3f78b6SXiao Guangrong 		 */
4873f3f78b6SXiao Guangrong 		if (curr_type == MTRR_TYPE_UNCACHABLE)
488ff53604bSXiao Guangrong 			return MTRR_TYPE_UNCACHABLE;
489ff53604bSXiao Guangrong 
4903f3f78b6SXiao Guangrong 		/*
4913f3f78b6SXiao Guangrong 		 * If two or more variable memory ranges match and the
4923f3f78b6SXiao Guangrong 		 * memory types are WT and WB, the WT memory type is used.
4933f3f78b6SXiao Guangrong 		 */
4943f3f78b6SXiao Guangrong 		if (((1 << type) & wt_wb_mask) &&
4953f3f78b6SXiao Guangrong 		      ((1 << curr_type) & wt_wb_mask)) {
4963f3f78b6SXiao Guangrong 			type = MTRR_TYPE_WRTHROUGH;
4973f3f78b6SXiao Guangrong 			continue;
498ff53604bSXiao Guangrong 		}
499ff53604bSXiao Guangrong 
5003f3f78b6SXiao Guangrong 		/*
5013f3f78b6SXiao Guangrong 		 * For overlaps not defined by the above rules, processor
5023f3f78b6SXiao Guangrong 		 * behavior is undefined.
5033f3f78b6SXiao Guangrong 		 */
5043f3f78b6SXiao Guangrong 
5053f3f78b6SXiao Guangrong 		/* We use WB for this undefined behavior. :( */
5063f3f78b6SXiao Guangrong 		return MTRR_TYPE_WRBACK;
507ff53604bSXiao Guangrong 	}
508ff53604bSXiao Guangrong 
5093f3f78b6SXiao Guangrong 	if (type != -1)
5103f3f78b6SXiao Guangrong 		return type;
511ff53604bSXiao Guangrong 
51210fac2dcSXiao Guangrong 	return mtrr_default_type(mtrr_state);
513ff53604bSXiao Guangrong }
514ff53604bSXiao Guangrong EXPORT_SYMBOL_GPL(kvm_mtrr_get_guest_memory_type);
515