xref: /openbmc/linux/arch/x86/kvm/mtrr.c (revision d6321d493319bfd406c484e8359c6101cbda39d3)
1ff53604bSXiao Guangrong /*
2ff53604bSXiao Guangrong  * vMTRR implementation
3ff53604bSXiao Guangrong  *
4ff53604bSXiao Guangrong  * Copyright (C) 2006 Qumranet, Inc.
5ff53604bSXiao Guangrong  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6ff53604bSXiao Guangrong  * Copyright(C) 2015 Intel Corporation.
7ff53604bSXiao Guangrong  *
8ff53604bSXiao Guangrong  * Authors:
9ff53604bSXiao Guangrong  *   Yaniv Kamay  <yaniv@qumranet.com>
10ff53604bSXiao Guangrong  *   Avi Kivity   <avi@qumranet.com>
11ff53604bSXiao Guangrong  *   Marcelo Tosatti <mtosatti@redhat.com>
12ff53604bSXiao Guangrong  *   Paolo Bonzini <pbonzini@redhat.com>
13ff53604bSXiao Guangrong  *   Xiao Guangrong <guangrong.xiao@linux.intel.com>
14ff53604bSXiao Guangrong  *
15ff53604bSXiao Guangrong  * This work is licensed under the terms of the GNU GPL, version 2.  See
16ff53604bSXiao Guangrong  * the COPYING file in the top-level directory.
17ff53604bSXiao Guangrong  */
18ff53604bSXiao Guangrong 
19ff53604bSXiao Guangrong #include <linux/kvm_host.h>
20ff53604bSXiao Guangrong #include <asm/mtrr.h>
21ff53604bSXiao Guangrong 
22ff53604bSXiao Guangrong #include "cpuid.h"
23ff53604bSXiao Guangrong #include "mmu.h"
24ff53604bSXiao Guangrong 
2510fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_E		(1ULL << 11)
2610fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_FE		(1ULL << 10)
2710fac2dcSXiao Guangrong #define IA32_MTRR_DEF_TYPE_TYPE_MASK	(0xff)
2810fac2dcSXiao Guangrong 
29ff53604bSXiao Guangrong static bool msr_mtrr_valid(unsigned msr)
30ff53604bSXiao Guangrong {
31ff53604bSXiao Guangrong 	switch (msr) {
32ff53604bSXiao Guangrong 	case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
33ff53604bSXiao Guangrong 	case MSR_MTRRfix64K_00000:
34ff53604bSXiao Guangrong 	case MSR_MTRRfix16K_80000:
35ff53604bSXiao Guangrong 	case MSR_MTRRfix16K_A0000:
36ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_C0000:
37ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_C8000:
38ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_D0000:
39ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_D8000:
40ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_E0000:
41ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_E8000:
42ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_F0000:
43ff53604bSXiao Guangrong 	case MSR_MTRRfix4K_F8000:
44ff53604bSXiao Guangrong 	case MSR_MTRRdefType:
45ff53604bSXiao Guangrong 	case MSR_IA32_CR_PAT:
46ff53604bSXiao Guangrong 		return true;
47ff53604bSXiao Guangrong 	}
48ff53604bSXiao Guangrong 	return false;
49ff53604bSXiao Guangrong }
50ff53604bSXiao Guangrong 
51ff53604bSXiao Guangrong static bool valid_pat_type(unsigned t)
52ff53604bSXiao Guangrong {
53ff53604bSXiao Guangrong 	return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
54ff53604bSXiao Guangrong }
55ff53604bSXiao Guangrong 
56ff53604bSXiao Guangrong static bool valid_mtrr_type(unsigned t)
57ff53604bSXiao Guangrong {
58ff53604bSXiao Guangrong 	return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
59ff53604bSXiao Guangrong }
60ff53604bSXiao Guangrong 
61ff53604bSXiao Guangrong bool kvm_mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
62ff53604bSXiao Guangrong {
63ff53604bSXiao Guangrong 	int i;
64ff53604bSXiao Guangrong 	u64 mask;
65ff53604bSXiao Guangrong 
66ff53604bSXiao Guangrong 	if (!msr_mtrr_valid(msr))
67ff53604bSXiao Guangrong 		return false;
68ff53604bSXiao Guangrong 
69ff53604bSXiao Guangrong 	if (msr == MSR_IA32_CR_PAT) {
70ff53604bSXiao Guangrong 		for (i = 0; i < 8; i++)
71ff53604bSXiao Guangrong 			if (!valid_pat_type((data >> (i * 8)) & 0xff))
72ff53604bSXiao Guangrong 				return false;
73ff53604bSXiao Guangrong 		return true;
74ff53604bSXiao Guangrong 	} else if (msr == MSR_MTRRdefType) {
75ff53604bSXiao Guangrong 		if (data & ~0xcff)
76ff53604bSXiao Guangrong 			return false;
77ff53604bSXiao Guangrong 		return valid_mtrr_type(data & 0xff);
78ff53604bSXiao Guangrong 	} else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
79ff53604bSXiao Guangrong 		for (i = 0; i < 8 ; i++)
80ff53604bSXiao Guangrong 			if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
81ff53604bSXiao Guangrong 				return false;
82ff53604bSXiao Guangrong 		return true;
83ff53604bSXiao Guangrong 	}
84ff53604bSXiao Guangrong 
85ff53604bSXiao Guangrong 	/* variable MTRRs */
86ff53604bSXiao Guangrong 	WARN_ON(!(msr >= 0x200 && msr < 0x200 + 2 * KVM_NR_VAR_MTRR));
87ff53604bSXiao Guangrong 
88ff53604bSXiao Guangrong 	mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
89ff53604bSXiao Guangrong 	if ((msr & 1) == 0) {
90ff53604bSXiao Guangrong 		/* MTRR base */
91ff53604bSXiao Guangrong 		if (!valid_mtrr_type(data & 0xff))
92ff53604bSXiao Guangrong 			return false;
93ff53604bSXiao Guangrong 		mask |= 0xf00;
94ff53604bSXiao Guangrong 	} else
95ff53604bSXiao Guangrong 		/* MTRR mask */
96ff53604bSXiao Guangrong 		mask |= 0x7ff;
97ff53604bSXiao Guangrong 	if (data & mask) {
98ff53604bSXiao Guangrong 		kvm_inject_gp(vcpu, 0);
99ff53604bSXiao Guangrong 		return false;
100ff53604bSXiao Guangrong 	}
101ff53604bSXiao Guangrong 
102ff53604bSXiao Guangrong 	return true;
103ff53604bSXiao Guangrong }
104ff53604bSXiao Guangrong EXPORT_SYMBOL_GPL(kvm_mtrr_valid);
105ff53604bSXiao Guangrong 
10610fac2dcSXiao Guangrong static bool mtrr_is_enabled(struct kvm_mtrr *mtrr_state)
10710fac2dcSXiao Guangrong {
10810fac2dcSXiao Guangrong 	return !!(mtrr_state->deftype & IA32_MTRR_DEF_TYPE_E);
10910fac2dcSXiao Guangrong }
11010fac2dcSXiao Guangrong 
11110fac2dcSXiao Guangrong static bool fixed_mtrr_is_enabled(struct kvm_mtrr *mtrr_state)
11210fac2dcSXiao Guangrong {
11310fac2dcSXiao Guangrong 	return !!(mtrr_state->deftype & IA32_MTRR_DEF_TYPE_FE);
11410fac2dcSXiao Guangrong }
11510fac2dcSXiao Guangrong 
11610fac2dcSXiao Guangrong static u8 mtrr_default_type(struct kvm_mtrr *mtrr_state)
11710fac2dcSXiao Guangrong {
11810fac2dcSXiao Guangrong 	return mtrr_state->deftype & IA32_MTRR_DEF_TYPE_TYPE_MASK;
11910fac2dcSXiao Guangrong }
12010fac2dcSXiao Guangrong 
121e24dea2aSPaolo Bonzini static u8 mtrr_disabled_type(struct kvm_vcpu *vcpu)
12210dc331fSXiao Guangrong {
12310dc331fSXiao Guangrong 	/*
12410dc331fSXiao Guangrong 	 * Intel SDM 11.11.2.2: all MTRRs are disabled when
12510dc331fSXiao Guangrong 	 * IA32_MTRR_DEF_TYPE.E bit is cleared, and the UC
12610dc331fSXiao Guangrong 	 * memory type is applied to all of physical memory.
127e24dea2aSPaolo Bonzini 	 *
128e24dea2aSPaolo Bonzini 	 * However, virtual machines can be run with CPUID such that
129e24dea2aSPaolo Bonzini 	 * there are no MTRRs.  In that case, the firmware will never
130e24dea2aSPaolo Bonzini 	 * enable MTRRs and it is obviously undesirable to run the
131e24dea2aSPaolo Bonzini 	 * guest entirely with UC memory and we use WB.
13210dc331fSXiao Guangrong 	 */
133*d6321d49SRadim Krčmář 	if (guest_cpuid_has(vcpu, X86_FEATURE_MTRR))
13410dc331fSXiao Guangrong 		return MTRR_TYPE_UNCACHABLE;
135e24dea2aSPaolo Bonzini 	else
136e24dea2aSPaolo Bonzini 		return MTRR_TYPE_WRBACK;
13710dc331fSXiao Guangrong }
13810dc331fSXiao Guangrong 
139de9aef5eSXiao Guangrong /*
140de9aef5eSXiao Guangrong * Three terms are used in the following code:
141de9aef5eSXiao Guangrong * - segment, it indicates the address segments covered by fixed MTRRs.
142de9aef5eSXiao Guangrong * - unit, it corresponds to the MSR entry in the segment.
143de9aef5eSXiao Guangrong * - range, a range is covered in one memory cache type.
144de9aef5eSXiao Guangrong */
145de9aef5eSXiao Guangrong struct fixed_mtrr_segment {
146de9aef5eSXiao Guangrong 	u64 start;
147de9aef5eSXiao Guangrong 	u64 end;
148de9aef5eSXiao Guangrong 
149de9aef5eSXiao Guangrong 	int range_shift;
150de9aef5eSXiao Guangrong 
151de9aef5eSXiao Guangrong 	/* the start position in kvm_mtrr.fixed_ranges[]. */
152de9aef5eSXiao Guangrong 	int range_start;
153de9aef5eSXiao Guangrong };
154de9aef5eSXiao Guangrong 
155de9aef5eSXiao Guangrong static struct fixed_mtrr_segment fixed_seg_table[] = {
156de9aef5eSXiao Guangrong 	/* MSR_MTRRfix64K_00000, 1 unit. 64K fixed mtrr. */
157de9aef5eSXiao Guangrong 	{
158de9aef5eSXiao Guangrong 		.start = 0x0,
159de9aef5eSXiao Guangrong 		.end = 0x80000,
160de9aef5eSXiao Guangrong 		.range_shift = 16, /* 64K */
161de9aef5eSXiao Guangrong 		.range_start = 0,
162de9aef5eSXiao Guangrong 	},
163de9aef5eSXiao Guangrong 
164de9aef5eSXiao Guangrong 	/*
165de9aef5eSXiao Guangrong 	 * MSR_MTRRfix16K_80000 ... MSR_MTRRfix16K_A0000, 2 units,
166de9aef5eSXiao Guangrong 	 * 16K fixed mtrr.
167de9aef5eSXiao Guangrong 	 */
168de9aef5eSXiao Guangrong 	{
169de9aef5eSXiao Guangrong 		.start = 0x80000,
170de9aef5eSXiao Guangrong 		.end = 0xc0000,
171de9aef5eSXiao Guangrong 		.range_shift = 14, /* 16K */
172de9aef5eSXiao Guangrong 		.range_start = 8,
173de9aef5eSXiao Guangrong 	},
174de9aef5eSXiao Guangrong 
175de9aef5eSXiao Guangrong 	/*
176de9aef5eSXiao Guangrong 	 * MSR_MTRRfix4K_C0000 ... MSR_MTRRfix4K_F8000, 8 units,
177de9aef5eSXiao Guangrong 	 * 4K fixed mtrr.
178de9aef5eSXiao Guangrong 	 */
179de9aef5eSXiao Guangrong 	{
180de9aef5eSXiao Guangrong 		.start = 0xc0000,
181de9aef5eSXiao Guangrong 		.end = 0x100000,
182de9aef5eSXiao Guangrong 		.range_shift = 12, /* 12K */
183de9aef5eSXiao Guangrong 		.range_start = 24,
184de9aef5eSXiao Guangrong 	}
185de9aef5eSXiao Guangrong };
186de9aef5eSXiao Guangrong 
187de9aef5eSXiao Guangrong /*
188de9aef5eSXiao Guangrong  * The size of unit is covered in one MSR, one MSR entry contains
189de9aef5eSXiao Guangrong  * 8 ranges so that unit size is always 8 * 2^range_shift.
190de9aef5eSXiao Guangrong  */
191de9aef5eSXiao Guangrong static u64 fixed_mtrr_seg_unit_size(int seg)
192de9aef5eSXiao Guangrong {
193de9aef5eSXiao Guangrong 	return 8 << fixed_seg_table[seg].range_shift;
194de9aef5eSXiao Guangrong }
195de9aef5eSXiao Guangrong 
196de9aef5eSXiao Guangrong static bool fixed_msr_to_seg_unit(u32 msr, int *seg, int *unit)
197de9aef5eSXiao Guangrong {
198de9aef5eSXiao Guangrong 	switch (msr) {
199de9aef5eSXiao Guangrong 	case MSR_MTRRfix64K_00000:
200de9aef5eSXiao Guangrong 		*seg = 0;
201de9aef5eSXiao Guangrong 		*unit = 0;
202de9aef5eSXiao Guangrong 		break;
203de9aef5eSXiao Guangrong 	case MSR_MTRRfix16K_80000 ... MSR_MTRRfix16K_A0000:
204de9aef5eSXiao Guangrong 		*seg = 1;
205de9aef5eSXiao Guangrong 		*unit = msr - MSR_MTRRfix16K_80000;
206de9aef5eSXiao Guangrong 		break;
207de9aef5eSXiao Guangrong 	case MSR_MTRRfix4K_C0000 ... MSR_MTRRfix4K_F8000:
208de9aef5eSXiao Guangrong 		*seg = 2;
209de9aef5eSXiao Guangrong 		*unit = msr - MSR_MTRRfix4K_C0000;
210de9aef5eSXiao Guangrong 		break;
211de9aef5eSXiao Guangrong 	default:
212de9aef5eSXiao Guangrong 		return false;
213de9aef5eSXiao Guangrong 	}
214de9aef5eSXiao Guangrong 
215de9aef5eSXiao Guangrong 	return true;
216de9aef5eSXiao Guangrong }
217de9aef5eSXiao Guangrong 
218de9aef5eSXiao Guangrong static void fixed_mtrr_seg_unit_range(int seg, int unit, u64 *start, u64 *end)
219de9aef5eSXiao Guangrong {
220de9aef5eSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg];
221de9aef5eSXiao Guangrong 	u64 unit_size = fixed_mtrr_seg_unit_size(seg);
222de9aef5eSXiao Guangrong 
223de9aef5eSXiao Guangrong 	*start = mtrr_seg->start + unit * unit_size;
224de9aef5eSXiao Guangrong 	*end = *start + unit_size;
225de9aef5eSXiao Guangrong 	WARN_ON(*end > mtrr_seg->end);
226de9aef5eSXiao Guangrong }
227de9aef5eSXiao Guangrong 
228de9aef5eSXiao Guangrong static int fixed_mtrr_seg_unit_range_index(int seg, int unit)
229de9aef5eSXiao Guangrong {
230de9aef5eSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg];
231de9aef5eSXiao Guangrong 
232de9aef5eSXiao Guangrong 	WARN_ON(mtrr_seg->start + unit * fixed_mtrr_seg_unit_size(seg)
233de9aef5eSXiao Guangrong 		> mtrr_seg->end);
234de9aef5eSXiao Guangrong 
235de9aef5eSXiao Guangrong 	/* each unit has 8 ranges. */
236de9aef5eSXiao Guangrong 	return mtrr_seg->range_start + 8 * unit;
237de9aef5eSXiao Guangrong }
238de9aef5eSXiao Guangrong 
239f571c097SXiao Guangrong static int fixed_mtrr_seg_end_range_index(int seg)
240f571c097SXiao Guangrong {
241f571c097SXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg];
242f571c097SXiao Guangrong 	int n;
243f571c097SXiao Guangrong 
244f571c097SXiao Guangrong 	n = (mtrr_seg->end - mtrr_seg->start) >> mtrr_seg->range_shift;
245f571c097SXiao Guangrong 	return mtrr_seg->range_start + n - 1;
246f571c097SXiao Guangrong }
247f571c097SXiao Guangrong 
248de9aef5eSXiao Guangrong static bool fixed_msr_to_range(u32 msr, u64 *start, u64 *end)
249de9aef5eSXiao Guangrong {
250de9aef5eSXiao Guangrong 	int seg, unit;
251de9aef5eSXiao Guangrong 
252de9aef5eSXiao Guangrong 	if (!fixed_msr_to_seg_unit(msr, &seg, &unit))
253de9aef5eSXiao Guangrong 		return false;
254de9aef5eSXiao Guangrong 
255de9aef5eSXiao Guangrong 	fixed_mtrr_seg_unit_range(seg, unit, start, end);
256de9aef5eSXiao Guangrong 	return true;
257de9aef5eSXiao Guangrong }
258de9aef5eSXiao Guangrong 
259de9aef5eSXiao Guangrong static int fixed_msr_to_range_index(u32 msr)
260de9aef5eSXiao Guangrong {
261de9aef5eSXiao Guangrong 	int seg, unit;
262de9aef5eSXiao Guangrong 
263de9aef5eSXiao Guangrong 	if (!fixed_msr_to_seg_unit(msr, &seg, &unit))
264de9aef5eSXiao Guangrong 		return -1;
265de9aef5eSXiao Guangrong 
266de9aef5eSXiao Guangrong 	return fixed_mtrr_seg_unit_range_index(seg, unit);
267de9aef5eSXiao Guangrong }
268de9aef5eSXiao Guangrong 
269f7bfb57bSXiao Guangrong static int fixed_mtrr_addr_to_seg(u64 addr)
270f7bfb57bSXiao Guangrong {
271f7bfb57bSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg;
272f7bfb57bSXiao Guangrong 	int seg, seg_num = ARRAY_SIZE(fixed_seg_table);
273f7bfb57bSXiao Guangrong 
274f7bfb57bSXiao Guangrong 	for (seg = 0; seg < seg_num; seg++) {
275f7bfb57bSXiao Guangrong 		mtrr_seg = &fixed_seg_table[seg];
276a7f2d786SAlexis Dambricourt 		if (mtrr_seg->start <= addr && addr < mtrr_seg->end)
277f7bfb57bSXiao Guangrong 			return seg;
278f7bfb57bSXiao Guangrong 	}
279f7bfb57bSXiao Guangrong 
280f7bfb57bSXiao Guangrong 	return -1;
281f7bfb57bSXiao Guangrong }
282f7bfb57bSXiao Guangrong 
283f7bfb57bSXiao Guangrong static int fixed_mtrr_addr_seg_to_range_index(u64 addr, int seg)
284f7bfb57bSXiao Guangrong {
285f7bfb57bSXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg;
286f7bfb57bSXiao Guangrong 	int index;
287f7bfb57bSXiao Guangrong 
288f7bfb57bSXiao Guangrong 	mtrr_seg = &fixed_seg_table[seg];
289f7bfb57bSXiao Guangrong 	index = mtrr_seg->range_start;
290f7bfb57bSXiao Guangrong 	index += (addr - mtrr_seg->start) >> mtrr_seg->range_shift;
291f7bfb57bSXiao Guangrong 	return index;
292f7bfb57bSXiao Guangrong }
293f7bfb57bSXiao Guangrong 
294f571c097SXiao Guangrong static u64 fixed_mtrr_range_end_addr(int seg, int index)
295f571c097SXiao Guangrong {
296f571c097SXiao Guangrong 	struct fixed_mtrr_segment *mtrr_seg = &fixed_seg_table[seg];
297f571c097SXiao Guangrong 	int pos = index - mtrr_seg->range_start;
298f571c097SXiao Guangrong 
299f571c097SXiao Guangrong 	return mtrr_seg->start + ((pos + 1) << mtrr_seg->range_shift);
300f571c097SXiao Guangrong }
301f571c097SXiao Guangrong 
302a13842dcSXiao Guangrong static void var_mtrr_range(struct kvm_mtrr_range *range, u64 *start, u64 *end)
303a13842dcSXiao Guangrong {
304a13842dcSXiao Guangrong 	u64 mask;
305a13842dcSXiao Guangrong 
306a13842dcSXiao Guangrong 	*start = range->base & PAGE_MASK;
307a13842dcSXiao Guangrong 
308a13842dcSXiao Guangrong 	mask = range->mask & PAGE_MASK;
309a13842dcSXiao Guangrong 
310a13842dcSXiao Guangrong 	/* This cannot overflow because writing to the reserved bits of
311a13842dcSXiao Guangrong 	 * variable MTRRs causes a #GP.
312a13842dcSXiao Guangrong 	 */
313a13842dcSXiao Guangrong 	*end = (*start | ~mask) + 1;
314a13842dcSXiao Guangrong }
315a13842dcSXiao Guangrong 
316ff53604bSXiao Guangrong static void update_mtrr(struct kvm_vcpu *vcpu, u32 msr)
317ff53604bSXiao Guangrong {
31870109e7dSXiao Guangrong 	struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state;
319a13842dcSXiao Guangrong 	gfn_t start, end;
320ff53604bSXiao Guangrong 	int index;
321ff53604bSXiao Guangrong 
322ff53604bSXiao Guangrong 	if (msr == MSR_IA32_CR_PAT || !tdp_enabled ||
323ff53604bSXiao Guangrong 	      !kvm_arch_has_noncoherent_dma(vcpu->kvm))
324ff53604bSXiao Guangrong 		return;
325ff53604bSXiao Guangrong 
32610fac2dcSXiao Guangrong 	if (!mtrr_is_enabled(mtrr_state) && msr != MSR_MTRRdefType)
327ff53604bSXiao Guangrong 		return;
328ff53604bSXiao Guangrong 
329de9aef5eSXiao Guangrong 	/* fixed MTRRs. */
330de9aef5eSXiao Guangrong 	if (fixed_msr_to_range(msr, &start, &end)) {
331de9aef5eSXiao Guangrong 		if (!fixed_mtrr_is_enabled(mtrr_state))
332de9aef5eSXiao Guangrong 			return;
333de9aef5eSXiao Guangrong 	} else if (msr == MSR_MTRRdefType) {
334ff53604bSXiao Guangrong 		start = 0x0;
335ff53604bSXiao Guangrong 		end = ~0ULL;
336de9aef5eSXiao Guangrong 	} else {
337ff53604bSXiao Guangrong 		/* variable range MTRRs. */
338ff53604bSXiao Guangrong 		index = (msr - 0x200) / 2;
339a13842dcSXiao Guangrong 		var_mtrr_range(&mtrr_state->var_ranges[index], &start, &end);
340ff53604bSXiao Guangrong 	}
341ff53604bSXiao Guangrong 
342ff53604bSXiao Guangrong 	kvm_zap_gfn_range(vcpu->kvm, gpa_to_gfn(start), gpa_to_gfn(end));
343ff53604bSXiao Guangrong }
344ff53604bSXiao Guangrong 
34519efffa2SXiao Guangrong static bool var_mtrr_range_is_valid(struct kvm_mtrr_range *range)
34619efffa2SXiao Guangrong {
34719efffa2SXiao Guangrong 	return (range->mask & (1 << 11)) != 0;
34819efffa2SXiao Guangrong }
34919efffa2SXiao Guangrong 
35019efffa2SXiao Guangrong static void set_var_mtrr_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
35119efffa2SXiao Guangrong {
35219efffa2SXiao Guangrong 	struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state;
35319efffa2SXiao Guangrong 	struct kvm_mtrr_range *tmp, *cur;
35419efffa2SXiao Guangrong 	int index, is_mtrr_mask;
35519efffa2SXiao Guangrong 
35619efffa2SXiao Guangrong 	index = (msr - 0x200) / 2;
35719efffa2SXiao Guangrong 	is_mtrr_mask = msr - 0x200 - 2 * index;
35819efffa2SXiao Guangrong 	cur = &mtrr_state->var_ranges[index];
35919efffa2SXiao Guangrong 
36019efffa2SXiao Guangrong 	/* remove the entry if it's in the list. */
36119efffa2SXiao Guangrong 	if (var_mtrr_range_is_valid(cur))
36219efffa2SXiao Guangrong 		list_del(&mtrr_state->var_ranges[index].node);
36319efffa2SXiao Guangrong 
364fa7c4ebdSPaolo Bonzini 	/* Extend the mask with all 1 bits to the left, since those
365fa7c4ebdSPaolo Bonzini 	 * bits must implicitly be 0.  The bits are then cleared
366fa7c4ebdSPaolo Bonzini 	 * when reading them.
367fa7c4ebdSPaolo Bonzini 	 */
36819efffa2SXiao Guangrong 	if (!is_mtrr_mask)
36919efffa2SXiao Guangrong 		cur->base = data;
37019efffa2SXiao Guangrong 	else
371fa7c4ebdSPaolo Bonzini 		cur->mask = data | (-1LL << cpuid_maxphyaddr(vcpu));
37219efffa2SXiao Guangrong 
37319efffa2SXiao Guangrong 	/* add it to the list if it's enabled. */
37419efffa2SXiao Guangrong 	if (var_mtrr_range_is_valid(cur)) {
37519efffa2SXiao Guangrong 		list_for_each_entry(tmp, &mtrr_state->head, node)
37619efffa2SXiao Guangrong 			if (cur->base >= tmp->base)
37719efffa2SXiao Guangrong 				break;
37819efffa2SXiao Guangrong 		list_add_tail(&cur->node, &tmp->node);
37919efffa2SXiao Guangrong 	}
38019efffa2SXiao Guangrong }
38119efffa2SXiao Guangrong 
382ff53604bSXiao Guangrong int kvm_mtrr_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
383ff53604bSXiao Guangrong {
384de9aef5eSXiao Guangrong 	int index;
385ff53604bSXiao Guangrong 
386ff53604bSXiao Guangrong 	if (!kvm_mtrr_valid(vcpu, msr, data))
387ff53604bSXiao Guangrong 		return 1;
388ff53604bSXiao Guangrong 
389de9aef5eSXiao Guangrong 	index = fixed_msr_to_range_index(msr);
390de9aef5eSXiao Guangrong 	if (index >= 0)
391de9aef5eSXiao Guangrong 		*(u64 *)&vcpu->arch.mtrr_state.fixed_ranges[index] = data;
392de9aef5eSXiao Guangrong 	else if (msr == MSR_MTRRdefType)
39310fac2dcSXiao Guangrong 		vcpu->arch.mtrr_state.deftype = data;
394ff53604bSXiao Guangrong 	else if (msr == MSR_IA32_CR_PAT)
395ff53604bSXiao Guangrong 		vcpu->arch.pat = data;
396ff53604bSXiao Guangrong 	else
39719efffa2SXiao Guangrong 		set_var_mtrr_msr(vcpu, msr, data);
398ff53604bSXiao Guangrong 
399ff53604bSXiao Guangrong 	update_mtrr(vcpu, msr);
400ff53604bSXiao Guangrong 	return 0;
401ff53604bSXiao Guangrong }
402ff53604bSXiao Guangrong 
403ff53604bSXiao Guangrong int kvm_mtrr_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
404ff53604bSXiao Guangrong {
405de9aef5eSXiao Guangrong 	int index;
406ff53604bSXiao Guangrong 
407eb839917SXiao Guangrong 	/* MSR_MTRRcap is a readonly MSR. */
408eb839917SXiao Guangrong 	if (msr == MSR_MTRRcap) {
409eb839917SXiao Guangrong 		/*
410eb839917SXiao Guangrong 		 * SMRR = 0
411eb839917SXiao Guangrong 		 * WC = 1
412eb839917SXiao Guangrong 		 * FIX = 1
413eb839917SXiao Guangrong 		 * VCNT = KVM_NR_VAR_MTRR
414eb839917SXiao Guangrong 		 */
415eb839917SXiao Guangrong 		*pdata = 0x500 | KVM_NR_VAR_MTRR;
416eb839917SXiao Guangrong 		return 0;
417eb839917SXiao Guangrong 	}
418eb839917SXiao Guangrong 
419ff53604bSXiao Guangrong 	if (!msr_mtrr_valid(msr))
420ff53604bSXiao Guangrong 		return 1;
421ff53604bSXiao Guangrong 
422de9aef5eSXiao Guangrong 	index = fixed_msr_to_range_index(msr);
423de9aef5eSXiao Guangrong 	if (index >= 0)
424de9aef5eSXiao Guangrong 		*pdata = *(u64 *)&vcpu->arch.mtrr_state.fixed_ranges[index];
425de9aef5eSXiao Guangrong 	else if (msr == MSR_MTRRdefType)
42610fac2dcSXiao Guangrong 		*pdata = vcpu->arch.mtrr_state.deftype;
427ff53604bSXiao Guangrong 	else if (msr == MSR_IA32_CR_PAT)
428ff53604bSXiao Guangrong 		*pdata = vcpu->arch.pat;
429ff53604bSXiao Guangrong 	else {	/* Variable MTRRs */
430de9aef5eSXiao Guangrong 		int is_mtrr_mask;
431ff53604bSXiao Guangrong 
432de9aef5eSXiao Guangrong 		index = (msr - 0x200) / 2;
433de9aef5eSXiao Guangrong 		is_mtrr_mask = msr - 0x200 - 2 * index;
434ff53604bSXiao Guangrong 		if (!is_mtrr_mask)
435de9aef5eSXiao Guangrong 			*pdata = vcpu->arch.mtrr_state.var_ranges[index].base;
436ff53604bSXiao Guangrong 		else
437de9aef5eSXiao Guangrong 			*pdata = vcpu->arch.mtrr_state.var_ranges[index].mask;
438fa7c4ebdSPaolo Bonzini 
439fa7c4ebdSPaolo Bonzini 		*pdata &= (1ULL << cpuid_maxphyaddr(vcpu)) - 1;
440ff53604bSXiao Guangrong 	}
441ff53604bSXiao Guangrong 
442ff53604bSXiao Guangrong 	return 0;
443ff53604bSXiao Guangrong }
444ff53604bSXiao Guangrong 
44519efffa2SXiao Guangrong void kvm_vcpu_mtrr_init(struct kvm_vcpu *vcpu)
44619efffa2SXiao Guangrong {
44719efffa2SXiao Guangrong 	INIT_LIST_HEAD(&vcpu->arch.mtrr_state.head);
44819efffa2SXiao Guangrong }
44919efffa2SXiao Guangrong 
450f571c097SXiao Guangrong struct mtrr_iter {
451f571c097SXiao Guangrong 	/* input fields. */
452f571c097SXiao Guangrong 	struct kvm_mtrr *mtrr_state;
453f571c097SXiao Guangrong 	u64 start;
454f571c097SXiao Guangrong 	u64 end;
455f571c097SXiao Guangrong 
456f571c097SXiao Guangrong 	/* output fields. */
457f571c097SXiao Guangrong 	int mem_type;
45810dc331fSXiao Guangrong 	/* mtrr is completely disabled? */
45910dc331fSXiao Guangrong 	bool mtrr_disabled;
460f571c097SXiao Guangrong 	/* [start, end) is not fully covered in MTRRs? */
461f571c097SXiao Guangrong 	bool partial_map;
462f571c097SXiao Guangrong 
463f571c097SXiao Guangrong 	/* private fields. */
464f571c097SXiao Guangrong 	union {
465f571c097SXiao Guangrong 		/* used for fixed MTRRs. */
466f571c097SXiao Guangrong 		struct {
467f571c097SXiao Guangrong 			int index;
468f571c097SXiao Guangrong 			int seg;
469f571c097SXiao Guangrong 		};
470f571c097SXiao Guangrong 
471f571c097SXiao Guangrong 		/* used for var MTRRs. */
472f571c097SXiao Guangrong 		struct {
473f571c097SXiao Guangrong 			struct kvm_mtrr_range *range;
474f571c097SXiao Guangrong 			/* max address has been covered in var MTRRs. */
475f571c097SXiao Guangrong 			u64 start_max;
476f571c097SXiao Guangrong 		};
477f571c097SXiao Guangrong 	};
478f571c097SXiao Guangrong 
479f571c097SXiao Guangrong 	bool fixed;
480f571c097SXiao Guangrong };
481f571c097SXiao Guangrong 
482f571c097SXiao Guangrong static bool mtrr_lookup_fixed_start(struct mtrr_iter *iter)
483f571c097SXiao Guangrong {
484f571c097SXiao Guangrong 	int seg, index;
485f571c097SXiao Guangrong 
486f571c097SXiao Guangrong 	if (!fixed_mtrr_is_enabled(iter->mtrr_state))
487f571c097SXiao Guangrong 		return false;
488f571c097SXiao Guangrong 
489f571c097SXiao Guangrong 	seg = fixed_mtrr_addr_to_seg(iter->start);
490f571c097SXiao Guangrong 	if (seg < 0)
491f571c097SXiao Guangrong 		return false;
492f571c097SXiao Guangrong 
493f571c097SXiao Guangrong 	iter->fixed = true;
494f571c097SXiao Guangrong 	index = fixed_mtrr_addr_seg_to_range_index(iter->start, seg);
495f571c097SXiao Guangrong 	iter->index = index;
496f571c097SXiao Guangrong 	iter->seg = seg;
497f571c097SXiao Guangrong 	return true;
498f571c097SXiao Guangrong }
499f571c097SXiao Guangrong 
500f571c097SXiao Guangrong static bool match_var_range(struct mtrr_iter *iter,
501f571c097SXiao Guangrong 			    struct kvm_mtrr_range *range)
502f571c097SXiao Guangrong {
503f571c097SXiao Guangrong 	u64 start, end;
504f571c097SXiao Guangrong 
505f571c097SXiao Guangrong 	var_mtrr_range(range, &start, &end);
506f571c097SXiao Guangrong 	if (!(start >= iter->end || end <= iter->start)) {
507f571c097SXiao Guangrong 		iter->range = range;
508f571c097SXiao Guangrong 
509f571c097SXiao Guangrong 		/*
510f571c097SXiao Guangrong 		 * the function is called when we do kvm_mtrr.head walking.
511f571c097SXiao Guangrong 		 * Range has the minimum base address which interleaves
512f571c097SXiao Guangrong 		 * [looker->start_max, looker->end).
513f571c097SXiao Guangrong 		 */
514f571c097SXiao Guangrong 		iter->partial_map |= iter->start_max < start;
515f571c097SXiao Guangrong 
516f571c097SXiao Guangrong 		/* update the max address has been covered. */
517f571c097SXiao Guangrong 		iter->start_max = max(iter->start_max, end);
518f571c097SXiao Guangrong 		return true;
519f571c097SXiao Guangrong 	}
520f571c097SXiao Guangrong 
521f571c097SXiao Guangrong 	return false;
522f571c097SXiao Guangrong }
523f571c097SXiao Guangrong 
524f571c097SXiao Guangrong static void __mtrr_lookup_var_next(struct mtrr_iter *iter)
525f571c097SXiao Guangrong {
526f571c097SXiao Guangrong 	struct kvm_mtrr *mtrr_state = iter->mtrr_state;
527f571c097SXiao Guangrong 
528f571c097SXiao Guangrong 	list_for_each_entry_continue(iter->range, &mtrr_state->head, node)
529f571c097SXiao Guangrong 		if (match_var_range(iter, iter->range))
530f571c097SXiao Guangrong 			return;
531f571c097SXiao Guangrong 
532f571c097SXiao Guangrong 	iter->range = NULL;
533f571c097SXiao Guangrong 	iter->partial_map |= iter->start_max < iter->end;
534f571c097SXiao Guangrong }
535f571c097SXiao Guangrong 
536f571c097SXiao Guangrong static void mtrr_lookup_var_start(struct mtrr_iter *iter)
537f571c097SXiao Guangrong {
538f571c097SXiao Guangrong 	struct kvm_mtrr *mtrr_state = iter->mtrr_state;
539f571c097SXiao Guangrong 
540f571c097SXiao Guangrong 	iter->fixed = false;
541f571c097SXiao Guangrong 	iter->start_max = iter->start;
54230b072ceSAlexis Dambricourt 	iter->range = NULL;
543f571c097SXiao Guangrong 	iter->range = list_prepare_entry(iter->range, &mtrr_state->head, node);
544f571c097SXiao Guangrong 
545f571c097SXiao Guangrong 	__mtrr_lookup_var_next(iter);
546f571c097SXiao Guangrong }
547f571c097SXiao Guangrong 
548f571c097SXiao Guangrong static void mtrr_lookup_fixed_next(struct mtrr_iter *iter)
549f571c097SXiao Guangrong {
550f571c097SXiao Guangrong 	/* terminate the lookup. */
551f571c097SXiao Guangrong 	if (fixed_mtrr_range_end_addr(iter->seg, iter->index) >= iter->end) {
552f571c097SXiao Guangrong 		iter->fixed = false;
553f571c097SXiao Guangrong 		iter->range = NULL;
554f571c097SXiao Guangrong 		return;
555f571c097SXiao Guangrong 	}
556f571c097SXiao Guangrong 
557f571c097SXiao Guangrong 	iter->index++;
558f571c097SXiao Guangrong 
559f571c097SXiao Guangrong 	/* have looked up for all fixed MTRRs. */
560f571c097SXiao Guangrong 	if (iter->index >= ARRAY_SIZE(iter->mtrr_state->fixed_ranges))
561f571c097SXiao Guangrong 		return mtrr_lookup_var_start(iter);
562f571c097SXiao Guangrong 
563f571c097SXiao Guangrong 	/* switch to next segment. */
564f571c097SXiao Guangrong 	if (iter->index > fixed_mtrr_seg_end_range_index(iter->seg))
565f571c097SXiao Guangrong 		iter->seg++;
566f571c097SXiao Guangrong }
567f571c097SXiao Guangrong 
568f571c097SXiao Guangrong static void mtrr_lookup_var_next(struct mtrr_iter *iter)
569f571c097SXiao Guangrong {
570f571c097SXiao Guangrong 	__mtrr_lookup_var_next(iter);
571f571c097SXiao Guangrong }
572f571c097SXiao Guangrong 
573f571c097SXiao Guangrong static void mtrr_lookup_start(struct mtrr_iter *iter)
574f571c097SXiao Guangrong {
575f571c097SXiao Guangrong 	if (!mtrr_is_enabled(iter->mtrr_state)) {
57610dc331fSXiao Guangrong 		iter->mtrr_disabled = true;
577f571c097SXiao Guangrong 		return;
578f571c097SXiao Guangrong 	}
579f571c097SXiao Guangrong 
580f571c097SXiao Guangrong 	if (!mtrr_lookup_fixed_start(iter))
581f571c097SXiao Guangrong 		mtrr_lookup_var_start(iter);
582f571c097SXiao Guangrong }
583f571c097SXiao Guangrong 
584f571c097SXiao Guangrong static void mtrr_lookup_init(struct mtrr_iter *iter,
585f571c097SXiao Guangrong 			     struct kvm_mtrr *mtrr_state, u64 start, u64 end)
586f571c097SXiao Guangrong {
587f571c097SXiao Guangrong 	iter->mtrr_state = mtrr_state;
588f571c097SXiao Guangrong 	iter->start = start;
589f571c097SXiao Guangrong 	iter->end = end;
59010dc331fSXiao Guangrong 	iter->mtrr_disabled = false;
591f571c097SXiao Guangrong 	iter->partial_map = false;
592f571c097SXiao Guangrong 	iter->fixed = false;
593f571c097SXiao Guangrong 	iter->range = NULL;
594f571c097SXiao Guangrong 
595f571c097SXiao Guangrong 	mtrr_lookup_start(iter);
596f571c097SXiao Guangrong }
597f571c097SXiao Guangrong 
598f571c097SXiao Guangrong static bool mtrr_lookup_okay(struct mtrr_iter *iter)
599f571c097SXiao Guangrong {
600f571c097SXiao Guangrong 	if (iter->fixed) {
601f571c097SXiao Guangrong 		iter->mem_type = iter->mtrr_state->fixed_ranges[iter->index];
602f571c097SXiao Guangrong 		return true;
603f571c097SXiao Guangrong 	}
604f571c097SXiao Guangrong 
605f571c097SXiao Guangrong 	if (iter->range) {
606f571c097SXiao Guangrong 		iter->mem_type = iter->range->base & 0xff;
607f571c097SXiao Guangrong 		return true;
608f571c097SXiao Guangrong 	}
609f571c097SXiao Guangrong 
610f571c097SXiao Guangrong 	return false;
611f571c097SXiao Guangrong }
612f571c097SXiao Guangrong 
613f571c097SXiao Guangrong static void mtrr_lookup_next(struct mtrr_iter *iter)
614f571c097SXiao Guangrong {
615f571c097SXiao Guangrong 	if (iter->fixed)
616f571c097SXiao Guangrong 		mtrr_lookup_fixed_next(iter);
617f571c097SXiao Guangrong 	else
618f571c097SXiao Guangrong 		mtrr_lookup_var_next(iter);
619f571c097SXiao Guangrong }
620f571c097SXiao Guangrong 
621f571c097SXiao Guangrong #define mtrr_for_each_mem_type(_iter_, _mtrr_, _gpa_start_, _gpa_end_) \
622f571c097SXiao Guangrong 	for (mtrr_lookup_init(_iter_, _mtrr_, _gpa_start_, _gpa_end_); \
623f571c097SXiao Guangrong 	     mtrr_lookup_okay(_iter_); mtrr_lookup_next(_iter_))
624f571c097SXiao Guangrong 
6253f3f78b6SXiao Guangrong u8 kvm_mtrr_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
626ff53604bSXiao Guangrong {
6273f3f78b6SXiao Guangrong 	struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state;
628fa612137SXiao Guangrong 	struct mtrr_iter iter;
629fa612137SXiao Guangrong 	u64 start, end;
630fa612137SXiao Guangrong 	int type = -1;
6313f3f78b6SXiao Guangrong 	const int wt_wb_mask = (1 << MTRR_TYPE_WRBACK)
6323f3f78b6SXiao Guangrong 			       | (1 << MTRR_TYPE_WRTHROUGH);
6333f3f78b6SXiao Guangrong 
6343f3f78b6SXiao Guangrong 	start = gfn_to_gpa(gfn);
635fa612137SXiao Guangrong 	end = start + PAGE_SIZE;
636ff53604bSXiao Guangrong 
637fa612137SXiao Guangrong 	mtrr_for_each_mem_type(&iter, mtrr_state, start, end) {
638fa612137SXiao Guangrong 		int curr_type = iter.mem_type;
639ff53604bSXiao Guangrong 
6403f3f78b6SXiao Guangrong 		/*
6413f3f78b6SXiao Guangrong 		 * Please refer to Intel SDM Volume 3: 11.11.4.1 MTRR
6423f3f78b6SXiao Guangrong 		 * Precedences.
6433f3f78b6SXiao Guangrong 		 */
6443f3f78b6SXiao Guangrong 
6453f3f78b6SXiao Guangrong 		if (type == -1) {
6463f3f78b6SXiao Guangrong 			type = curr_type;
647ff53604bSXiao Guangrong 			continue;
648ff53604bSXiao Guangrong 		}
649ff53604bSXiao Guangrong 
6503f3f78b6SXiao Guangrong 		/*
6513f3f78b6SXiao Guangrong 		 * If two or more variable memory ranges match and the
6523f3f78b6SXiao Guangrong 		 * memory types are identical, then that memory type is
6533f3f78b6SXiao Guangrong 		 * used.
6543f3f78b6SXiao Guangrong 		 */
6553f3f78b6SXiao Guangrong 		if (type == curr_type)
6563f3f78b6SXiao Guangrong 			continue;
6573f3f78b6SXiao Guangrong 
6583f3f78b6SXiao Guangrong 		/*
6593f3f78b6SXiao Guangrong 		 * If two or more variable memory ranges match and one of
6603f3f78b6SXiao Guangrong 		 * the memory types is UC, the UC memory type used.
6613f3f78b6SXiao Guangrong 		 */
6623f3f78b6SXiao Guangrong 		if (curr_type == MTRR_TYPE_UNCACHABLE)
663ff53604bSXiao Guangrong 			return MTRR_TYPE_UNCACHABLE;
664ff53604bSXiao Guangrong 
6653f3f78b6SXiao Guangrong 		/*
6663f3f78b6SXiao Guangrong 		 * If two or more variable memory ranges match and the
6673f3f78b6SXiao Guangrong 		 * memory types are WT and WB, the WT memory type is used.
6683f3f78b6SXiao Guangrong 		 */
6693f3f78b6SXiao Guangrong 		if (((1 << type) & wt_wb_mask) &&
6703f3f78b6SXiao Guangrong 		      ((1 << curr_type) & wt_wb_mask)) {
6713f3f78b6SXiao Guangrong 			type = MTRR_TYPE_WRTHROUGH;
6723f3f78b6SXiao Guangrong 			continue;
673ff53604bSXiao Guangrong 		}
674ff53604bSXiao Guangrong 
6753f3f78b6SXiao Guangrong 		/*
6763f3f78b6SXiao Guangrong 		 * For overlaps not defined by the above rules, processor
6773f3f78b6SXiao Guangrong 		 * behavior is undefined.
6783f3f78b6SXiao Guangrong 		 */
6793f3f78b6SXiao Guangrong 
6803f3f78b6SXiao Guangrong 		/* We use WB for this undefined behavior. :( */
6813f3f78b6SXiao Guangrong 		return MTRR_TYPE_WRBACK;
682ff53604bSXiao Guangrong 	}
683ff53604bSXiao Guangrong 
68410dc331fSXiao Guangrong 	if (iter.mtrr_disabled)
685e24dea2aSPaolo Bonzini 		return mtrr_disabled_type(vcpu);
68610dc331fSXiao Guangrong 
687fc1a8126SAlex Williamson 	/* not contained in any MTRRs. */
688fc1a8126SAlex Williamson 	if (type == -1)
689fc1a8126SAlex Williamson 		return mtrr_default_type(mtrr_state);
690fc1a8126SAlex Williamson 
691fa612137SXiao Guangrong 	/*
692fa612137SXiao Guangrong 	 * We just check one page, partially covered by MTRRs is
693fa612137SXiao Guangrong 	 * impossible.
694fa612137SXiao Guangrong 	 */
6953e5d2fdcSXiao Guangrong 	WARN_ON(iter.partial_map);
6963e5d2fdcSXiao Guangrong 
6973f3f78b6SXiao Guangrong 	return type;
698ff53604bSXiao Guangrong }
699ff53604bSXiao Guangrong EXPORT_SYMBOL_GPL(kvm_mtrr_get_guest_memory_type);
7006a39bbc5SXiao Guangrong 
7016a39bbc5SXiao Guangrong bool kvm_mtrr_check_gfn_range_consistency(struct kvm_vcpu *vcpu, gfn_t gfn,
7026a39bbc5SXiao Guangrong 					  int page_num)
7036a39bbc5SXiao Guangrong {
7046a39bbc5SXiao Guangrong 	struct kvm_mtrr *mtrr_state = &vcpu->arch.mtrr_state;
7056a39bbc5SXiao Guangrong 	struct mtrr_iter iter;
7066a39bbc5SXiao Guangrong 	u64 start, end;
7076a39bbc5SXiao Guangrong 	int type = -1;
7086a39bbc5SXiao Guangrong 
7096a39bbc5SXiao Guangrong 	start = gfn_to_gpa(gfn);
7106a39bbc5SXiao Guangrong 	end = gfn_to_gpa(gfn + page_num);
7116a39bbc5SXiao Guangrong 	mtrr_for_each_mem_type(&iter, mtrr_state, start, end) {
7126a39bbc5SXiao Guangrong 		if (type == -1) {
7136a39bbc5SXiao Guangrong 			type = iter.mem_type;
7146a39bbc5SXiao Guangrong 			continue;
7156a39bbc5SXiao Guangrong 		}
7166a39bbc5SXiao Guangrong 
7176a39bbc5SXiao Guangrong 		if (type != iter.mem_type)
7186a39bbc5SXiao Guangrong 			return false;
7196a39bbc5SXiao Guangrong 	}
7206a39bbc5SXiao Guangrong 
72110dc331fSXiao Guangrong 	if (iter.mtrr_disabled)
72210dc331fSXiao Guangrong 		return true;
72310dc331fSXiao Guangrong 
7246a39bbc5SXiao Guangrong 	if (!iter.partial_map)
7256a39bbc5SXiao Guangrong 		return true;
7266a39bbc5SXiao Guangrong 
7276a39bbc5SXiao Guangrong 	if (type == -1)
7286a39bbc5SXiao Guangrong 		return true;
7296a39bbc5SXiao Guangrong 
7306a39bbc5SXiao Guangrong 	return type == mtrr_default_type(mtrr_state);
7316a39bbc5SXiao Guangrong }
732