1edf88417SAvi Kivity #ifndef __KVM_X86_MMU_H 2edf88417SAvi Kivity #define __KVM_X86_MMU_H 3edf88417SAvi Kivity 4edf88417SAvi Kivity #include <linux/kvm_host.h> 5fc78f519SAvi Kivity #include "kvm_cache_regs.h" 6edf88417SAvi Kivity 78c6d6adcSSheng Yang #define PT64_PT_BITS 9 88c6d6adcSSheng Yang #define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS) 98c6d6adcSSheng Yang #define PT32_PT_BITS 10 108c6d6adcSSheng Yang #define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS) 118c6d6adcSSheng Yang 128c6d6adcSSheng Yang #define PT_WRITABLE_SHIFT 1 13be94f6b7SHuaitong Han #define PT_USER_SHIFT 2 148c6d6adcSSheng Yang 158c6d6adcSSheng Yang #define PT_PRESENT_MASK (1ULL << 0) 168c6d6adcSSheng Yang #define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT) 17be94f6b7SHuaitong Han #define PT_USER_MASK (1ULL << PT_USER_SHIFT) 188c6d6adcSSheng Yang #define PT_PWT_MASK (1ULL << 3) 198c6d6adcSSheng Yang #define PT_PCD_MASK (1ULL << 4) 201b7fcd32SAvi Kivity #define PT_ACCESSED_SHIFT 5 211b7fcd32SAvi Kivity #define PT_ACCESSED_MASK (1ULL << PT_ACCESSED_SHIFT) 228ea667f2SAvi Kivity #define PT_DIRTY_SHIFT 6 238ea667f2SAvi Kivity #define PT_DIRTY_MASK (1ULL << PT_DIRTY_SHIFT) 246fd01b71SAvi Kivity #define PT_PAGE_SIZE_SHIFT 7 256fd01b71SAvi Kivity #define PT_PAGE_SIZE_MASK (1ULL << PT_PAGE_SIZE_SHIFT) 268c6d6adcSSheng Yang #define PT_PAT_MASK (1ULL << 7) 278c6d6adcSSheng Yang #define PT_GLOBAL_MASK (1ULL << 8) 288c6d6adcSSheng Yang #define PT64_NX_SHIFT 63 298c6d6adcSSheng Yang #define PT64_NX_MASK (1ULL << PT64_NX_SHIFT) 308c6d6adcSSheng Yang 318c6d6adcSSheng Yang #define PT_PAT_SHIFT 7 328c6d6adcSSheng Yang #define PT_DIR_PAT_SHIFT 12 338c6d6adcSSheng Yang #define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT) 348c6d6adcSSheng Yang 358c6d6adcSSheng Yang #define PT32_DIR_PSE36_SIZE 4 368c6d6adcSSheng Yang #define PT32_DIR_PSE36_SHIFT 13 378c6d6adcSSheng Yang #define PT32_DIR_PSE36_MASK \ 388c6d6adcSSheng Yang (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT) 398c6d6adcSSheng Yang 408c6d6adcSSheng Yang #define PT64_ROOT_LEVEL 4 418c6d6adcSSheng Yang #define PT32_ROOT_LEVEL 2 428c6d6adcSSheng Yang #define PT32E_ROOT_LEVEL 3 438c6d6adcSSheng Yang 44c9c54174SSheng Yang #define PT_PDPE_LEVEL 3 45c9c54174SSheng Yang #define PT_DIRECTORY_LEVEL 2 46c9c54174SSheng Yang #define PT_PAGE_TABLE_LEVEL 1 478a3d08f1SXiao Guangrong #define PT_MAX_HUGEPAGE_LEVEL (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES - 1) 48c9c54174SSheng Yang 49d1431483STiejun Chen static inline u64 rsvd_bits(int s, int e) 50d1431483STiejun Chen { 51*d1cd3ce9SYu Zhang if (e < s) 52*d1cd3ce9SYu Zhang return 0; 53*d1cd3ce9SYu Zhang 54d1431483STiejun Chen return ((1ULL << (e - s + 1)) - 1) << s; 55d1431483STiejun Chen } 56d1431483STiejun Chen 57dcdca5feSPeter Feiner void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask, u64 mmio_value); 58b37fbea6SXiao Guangrong 59c258b62bSXiao Guangrong void 60c258b62bSXiao Guangrong reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context); 61c258b62bSXiao Guangrong 62ad896af0SPaolo Bonzini void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu); 63ae1e2d10SPaolo Bonzini void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly, 64ae1e2d10SPaolo Bonzini bool accessed_dirty); 659bc1f09fSWanpeng Li bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu); 661261bfa3SWanpeng Li int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code, 671261bfa3SWanpeng Li u64 fault_address, char *insn, int insn_len, 681261bfa3SWanpeng Li bool need_unprotect); 6994d8b056SMarcelo Tosatti 70e0df7b9fSDave Hansen static inline unsigned int kvm_mmu_available_pages(struct kvm *kvm) 71e0df7b9fSDave Hansen { 725d218814SMarcelo Tosatti if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages) 7349d5ca26SDave Hansen return kvm->arch.n_max_mmu_pages - 7449d5ca26SDave Hansen kvm->arch.n_used_mmu_pages; 755d218814SMarcelo Tosatti 765d218814SMarcelo Tosatti return 0; 77e0df7b9fSDave Hansen } 78e0df7b9fSDave Hansen 79edf88417SAvi Kivity static inline int kvm_mmu_reload(struct kvm_vcpu *vcpu) 80edf88417SAvi Kivity { 81edf88417SAvi Kivity if (likely(vcpu->arch.mmu.root_hpa != INVALID_PAGE)) 82edf88417SAvi Kivity return 0; 83edf88417SAvi Kivity 84edf88417SAvi Kivity return kvm_mmu_load(vcpu); 85edf88417SAvi Kivity } 86edf88417SAvi Kivity 87198c74f4SXiao Guangrong /* 88198c74f4SXiao Guangrong * Currently, we have two sorts of write-protection, a) the first one 89198c74f4SXiao Guangrong * write-protects guest page to sync the guest modification, b) another one is 90198c74f4SXiao Guangrong * used to sync dirty bitmap when we do KVM_GET_DIRTY_LOG. The differences 91198c74f4SXiao Guangrong * between these two sorts are: 92198c74f4SXiao Guangrong * 1) the first case clears SPTE_MMU_WRITEABLE bit. 93198c74f4SXiao Guangrong * 2) the first case requires flushing tlb immediately avoiding corrupting 94198c74f4SXiao Guangrong * shadow page table between all vcpus so it should be in the protection of 95198c74f4SXiao Guangrong * mmu-lock. And the another case does not need to flush tlb until returning 96198c74f4SXiao Guangrong * the dirty bitmap to userspace since it only write-protects the page 97198c74f4SXiao Guangrong * logged in the bitmap, that means the page in the dirty bitmap is not 98198c74f4SXiao Guangrong * missed, so it can flush tlb out of mmu-lock. 99198c74f4SXiao Guangrong * 100198c74f4SXiao Guangrong * So, there is the problem: the first case can meet the corrupted tlb caused 101198c74f4SXiao Guangrong * by another case which write-protects pages but without flush tlb 102198c74f4SXiao Guangrong * immediately. In order to making the first case be aware this problem we let 103198c74f4SXiao Guangrong * it flush tlb if we try to write-protect a spte whose SPTE_MMU_WRITEABLE bit 104198c74f4SXiao Guangrong * is set, it works since another case never touches SPTE_MMU_WRITEABLE bit. 105198c74f4SXiao Guangrong * 106198c74f4SXiao Guangrong * Anyway, whenever a spte is updated (only permission and status bits are 107198c74f4SXiao Guangrong * changed) we need to check whether the spte with SPTE_MMU_WRITEABLE becomes 108198c74f4SXiao Guangrong * readonly, if that happens, we need to flush tlb. Fortunately, 109198c74f4SXiao Guangrong * mmu_spte_update() has already handled it perfectly. 110198c74f4SXiao Guangrong * 111198c74f4SXiao Guangrong * The rules to use SPTE_MMU_WRITEABLE and PT_WRITABLE_MASK: 112198c74f4SXiao Guangrong * - if we want to see if it has writable tlb entry or if the spte can be 113198c74f4SXiao Guangrong * writable on the mmu mapping, check SPTE_MMU_WRITEABLE, this is the most 114198c74f4SXiao Guangrong * case, otherwise 115198c74f4SXiao Guangrong * - if we fix page fault on the spte or do write-protection by dirty logging, 116198c74f4SXiao Guangrong * check PT_WRITABLE_MASK. 117198c74f4SXiao Guangrong * 118198c74f4SXiao Guangrong * TODO: introduce APIs to split these two cases. 119198c74f4SXiao Guangrong */ 120bebb106aSXiao Guangrong static inline int is_writable_pte(unsigned long pte) 121bebb106aSXiao Guangrong { 122bebb106aSXiao Guangrong return pte & PT_WRITABLE_MASK; 123bebb106aSXiao Guangrong } 124bebb106aSXiao Guangrong 125bebb106aSXiao Guangrong static inline bool is_write_protection(struct kvm_vcpu *vcpu) 126bebb106aSXiao Guangrong { 127bebb106aSXiao Guangrong return kvm_read_cr0_bits(vcpu, X86_CR0_WP); 128bebb106aSXiao Guangrong } 129bebb106aSXiao Guangrong 13097d64b78SAvi Kivity /* 131f13577e8SPaolo Bonzini * Check if a given access (described through the I/D, W/R and U/S bits of a 132f13577e8SPaolo Bonzini * page fault error code pfec) causes a permission fault with the given PTE 133f13577e8SPaolo Bonzini * access rights (in ACC_* format). 134f13577e8SPaolo Bonzini * 135f13577e8SPaolo Bonzini * Return zero if the access does not fault; return the page fault error code 136f13577e8SPaolo Bonzini * if the access faults. 13797d64b78SAvi Kivity */ 138f13577e8SPaolo Bonzini static inline u8 permission_fault(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 139be94f6b7SHuaitong Han unsigned pte_access, unsigned pte_pkey, 140be94f6b7SHuaitong Han unsigned pfec) 141bebb106aSXiao Guangrong { 14297ec8c06SFeng Wu int cpl = kvm_x86_ops->get_cpl(vcpu); 14397ec8c06SFeng Wu unsigned long rflags = kvm_x86_ops->get_rflags(vcpu); 14497ec8c06SFeng Wu 14597ec8c06SFeng Wu /* 14697ec8c06SFeng Wu * If CPL < 3, SMAP prevention are disabled if EFLAGS.AC = 1. 14797ec8c06SFeng Wu * 14897ec8c06SFeng Wu * If CPL = 3, SMAP applies to all supervisor-mode data accesses 14997ec8c06SFeng Wu * (these are implicit supervisor accesses) regardless of the value 15097ec8c06SFeng Wu * of EFLAGS.AC. 15197ec8c06SFeng Wu * 15297ec8c06SFeng Wu * This computes (cpl < 3) && (rflags & X86_EFLAGS_AC), leaving 15397ec8c06SFeng Wu * the result in X86_EFLAGS_AC. We then insert it in place of 15497ec8c06SFeng Wu * the PFERR_RSVD_MASK bit; this bit will always be zero in pfec, 15597ec8c06SFeng Wu * but it will be one in index if SMAP checks are being overridden. 15697ec8c06SFeng Wu * It is important to keep this branchless. 15797ec8c06SFeng Wu */ 15897ec8c06SFeng Wu unsigned long smap = (cpl - 3) & (rflags & X86_EFLAGS_AC); 15997ec8c06SFeng Wu int index = (pfec >> 1) + 16097ec8c06SFeng Wu (smap >> (X86_EFLAGS_AC_BIT - PFERR_RSVD_BIT + 1)); 161be94f6b7SHuaitong Han bool fault = (mmu->permissions[index] >> pte_access) & 1; 1627a98205dSXiao Guangrong u32 errcode = PFERR_PRESENT_MASK; 16397ec8c06SFeng Wu 164be94f6b7SHuaitong Han WARN_ON(pfec & (PFERR_PK_MASK | PFERR_RSVD_MASK)); 165be94f6b7SHuaitong Han if (unlikely(mmu->pkru_mask)) { 166be94f6b7SHuaitong Han u32 pkru_bits, offset; 167be94f6b7SHuaitong Han 168be94f6b7SHuaitong Han /* 169be94f6b7SHuaitong Han * PKRU defines 32 bits, there are 16 domains and 2 170be94f6b7SHuaitong Han * attribute bits per domain in pkru. pte_pkey is the 171be94f6b7SHuaitong Han * index of the protection domain, so pte_pkey * 2 is 172be94f6b7SHuaitong Han * is the index of the first bit for the domain. 173be94f6b7SHuaitong Han */ 174be94f6b7SHuaitong Han pkru_bits = (kvm_read_pkru(vcpu) >> (pte_pkey * 2)) & 3; 175be94f6b7SHuaitong Han 176be94f6b7SHuaitong Han /* clear present bit, replace PFEC.RSVD with ACC_USER_MASK. */ 1777a98205dSXiao Guangrong offset = (pfec & ~1) + 178be94f6b7SHuaitong Han ((pte_access & PT_USER_MASK) << (PFERR_RSVD_BIT - PT_USER_SHIFT)); 179be94f6b7SHuaitong Han 180be94f6b7SHuaitong Han pkru_bits &= mmu->pkru_mask >> offset; 1817a98205dSXiao Guangrong errcode |= -pkru_bits & PFERR_PK_MASK; 182be94f6b7SHuaitong Han fault |= (pkru_bits != 0); 183be94f6b7SHuaitong Han } 184be94f6b7SHuaitong Han 1857a98205dSXiao Guangrong return -(u32)fault & errcode; 186bebb106aSXiao Guangrong } 18797d64b78SAvi Kivity 1885304b8d3SXiao Guangrong void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm); 189efdfe536SXiao Guangrong void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end); 190547ffaedSXiao Guangrong 191547ffaedSXiao Guangrong void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn); 192547ffaedSXiao Guangrong void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn); 193aeecee2eSXiao Guangrong bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm, 194aeecee2eSXiao Guangrong struct kvm_memory_slot *slot, u64 gfn); 195bab4165eSBandan Das int kvm_arch_write_log_dirty(struct kvm_vcpu *vcpu); 196edf88417SAvi Kivity #endif 197