xref: /openbmc/linux/arch/x86/kernel/vsmp_64.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
161790d5bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2250c2277SThomas Gleixner /*
3250c2277SThomas Gleixner  * vSMPowered(tm) systems specific initialization
4250c2277SThomas Gleixner  * Copyright (C) 2005 ScaleMP Inc.
5250c2277SThomas Gleixner  *
6250c2277SThomas Gleixner  * Ravikiran Thirumalai <kiran@scalemp.com>,
7250c2277SThomas Gleixner  * Shai Fultheim <shai@scalemp.com>
896597fd2SGlauber Costa  * Paravirt ops integration: Glauber de Oliveira Costa <gcosta@redhat.com>,
996597fd2SGlauber Costa  *			     Ravikiran Thirumalai <kiran@scalemp.com>
10250c2277SThomas Gleixner  */
11250c2277SThomas Gleixner 
12250c2277SThomas Gleixner #include <linux/init.h>
13250c2277SThomas Gleixner #include <linux/pci_ids.h>
14250c2277SThomas Gleixner #include <linux/pci_regs.h>
15ead91d4bSShai Fultheim #include <linux/smp.h>
16110c1e1fSRavikiran Thirumalai #include <linux/irq.h>
17eef8f871SThomas Gleixner 
18eef8f871SThomas Gleixner #include <asm/apic.h>
19250c2277SThomas Gleixner #include <asm/pci-direct.h>
20250c2277SThomas Gleixner #include <asm/io.h>
2196597fd2SGlauber Costa #include <asm/paravirt.h>
22eef8f871SThomas Gleixner #include <asm/setup.h>
2396597fd2SGlauber Costa 
24ead91d4bSShai Fultheim #define TOPOLOGY_REGISTER_OFFSET 0x10
25ead91d4bSShai Fultheim 
26a48777fdSEial Czerwacki #ifdef CONFIG_PCI
set_vsmp_ctl(void)27a48777fdSEial Czerwacki static void __init set_vsmp_ctl(void)
28250c2277SThomas Gleixner {
299352f569SHarvey Harrison 	void __iomem *address;
302785c8d0SGlauber Costa 	unsigned int cap, ctl, cfg;
31250c2277SThomas Gleixner 
32250c2277SThomas Gleixner 	/* set vSMP magic bits to indicate vSMP capable kernel */
332785c8d0SGlauber Costa 	cfg = read_pci_config(0, 0x1f, 0, PCI_BASE_ADDRESS_0);
342785c8d0SGlauber Costa 	address = early_ioremap(cfg, 8);
35250c2277SThomas Gleixner 	cap = readl(address);
36250c2277SThomas Gleixner 	ctl = readl(address + 4);
37ed4aed98SThomas Gleixner 	printk(KERN_INFO "vSMP CTL: capabilities:0x%08x  control:0x%08x\n",
38ed4aed98SThomas Gleixner 	       cap, ctl);
39110c1e1fSRavikiran Thirumalai 
40110c1e1fSRavikiran Thirumalai 	/* If possible, let the vSMP foundation route the interrupt optimally */
41110c1e1fSRavikiran Thirumalai #ifdef CONFIG_SMP
42110c1e1fSRavikiran Thirumalai 	if (cap & ctl & BIT(8)) {
43110c1e1fSRavikiran Thirumalai 		ctl &= ~BIT(8);
4439025ba3SOren Twaig 
45d48daf37SIdo Yariv #ifdef CONFIG_PROC_FS
46d48daf37SIdo Yariv 		/* Don't let users change irq affinity via procfs */
47110c1e1fSRavikiran Thirumalai 		no_irq_affinity = 1;
48d48daf37SIdo Yariv #endif
49110c1e1fSRavikiran Thirumalai 	}
50110c1e1fSRavikiran Thirumalai #endif
51110c1e1fSRavikiran Thirumalai 
52250c2277SThomas Gleixner 	writel(ctl, address + 4);
53250c2277SThomas Gleixner 	ctl = readl(address + 4);
54110c1e1fSRavikiran Thirumalai 	pr_info("vSMP CTL: control set to:0x%08x\n", ctl);
55250c2277SThomas Gleixner 
562785c8d0SGlauber Costa 	early_iounmap(address, 8);
57aa7d8e25SRavikiran G Thirumalai }
58e5699a82SRavikiran G Thirumalai static int is_vsmp = -1;
59e5699a82SRavikiran G Thirumalai 
detect_vsmp_box(void)60e5699a82SRavikiran G Thirumalai static void __init detect_vsmp_box(void)
61e5699a82SRavikiran G Thirumalai {
62e5699a82SRavikiran G Thirumalai 	is_vsmp = 0;
63e5699a82SRavikiran G Thirumalai 
64e5699a82SRavikiran G Thirumalai 	if (!early_pci_allowed())
65e5699a82SRavikiran G Thirumalai 		return;
66e5699a82SRavikiran G Thirumalai 
67e5699a82SRavikiran G Thirumalai 	/* Check if we are running on a ScaleMP vSMPowered box */
68e5699a82SRavikiran G Thirumalai 	if (read_pci_config(0, 0x1f, 0, PCI_VENDOR_ID) ==
69e5699a82SRavikiran G Thirumalai 	     (PCI_VENDOR_ID_SCALEMP | (PCI_DEVICE_ID_SCALEMP_VSMP_CTL << 16)))
70e5699a82SRavikiran G Thirumalai 		is_vsmp = 1;
71e5699a82SRavikiran G Thirumalai }
72aa7d8e25SRavikiran G Thirumalai 
is_vsmp_box(void)735e3bf215SH. Peter Anvin static int is_vsmp_box(void)
74aa7d8e25SRavikiran G Thirumalai {
75e5699a82SRavikiran G Thirumalai 	if (is_vsmp != -1)
76e5699a82SRavikiran G Thirumalai 		return is_vsmp;
77e5699a82SRavikiran G Thirumalai 	else {
78e5699a82SRavikiran G Thirumalai 		WARN_ON_ONCE(1);
79e5699a82SRavikiran G Thirumalai 		return 0;
80e5699a82SRavikiran G Thirumalai 	}
81aa7d8e25SRavikiran G Thirumalai }
82aa7d8e25SRavikiran G Thirumalai 
8370511134SRavikiran G Thirumalai #else
detect_vsmp_box(void)8470511134SRavikiran G Thirumalai static void __init detect_vsmp_box(void)
8570511134SRavikiran G Thirumalai {
8670511134SRavikiran G Thirumalai }
is_vsmp_box(void)875e3bf215SH. Peter Anvin static int is_vsmp_box(void)
8870511134SRavikiran G Thirumalai {
8970511134SRavikiran G Thirumalai 	return 0;
9070511134SRavikiran G Thirumalai }
set_vsmp_ctl(void)91a48777fdSEial Czerwacki static void __init set_vsmp_ctl(void)
92a48777fdSEial Czerwacki {
93a48777fdSEial Czerwacki }
9470511134SRavikiran G Thirumalai #endif
95ead91d4bSShai Fultheim 
vsmp_cap_cpus(void)96ead91d4bSShai Fultheim static void __init vsmp_cap_cpus(void)
97ead91d4bSShai Fultheim {
98a48777fdSEial Czerwacki #if !defined(CONFIG_X86_VSMP) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
99ead91d4bSShai Fultheim 	void __iomem *address;
100ead91d4bSShai Fultheim 	unsigned int cfg, topology, node_shift, maxcpus;
101ead91d4bSShai Fultheim 
102ead91d4bSShai Fultheim 	/*
103ead91d4bSShai Fultheim 	 * CONFIG_X86_VSMP is not configured, so limit the number CPUs to the
104ead91d4bSShai Fultheim 	 * ones present in the first board, unless explicitly overridden by
105ead91d4bSShai Fultheim 	 * setup_max_cpus
106ead91d4bSShai Fultheim 	 */
107ead91d4bSShai Fultheim 	if (setup_max_cpus != NR_CPUS)
108ead91d4bSShai Fultheim 		return;
109ead91d4bSShai Fultheim 
110ead91d4bSShai Fultheim 	/* Read the vSMP Foundation topology register */
111ead91d4bSShai Fultheim 	cfg = read_pci_config(0, 0x1f, 0, PCI_BASE_ADDRESS_0);
112ead91d4bSShai Fultheim 	address = early_ioremap(cfg + TOPOLOGY_REGISTER_OFFSET, 4);
113ead91d4bSShai Fultheim 	if (WARN_ON(!address))
114ead91d4bSShai Fultheim 		return;
115ead91d4bSShai Fultheim 
116ead91d4bSShai Fultheim 	topology = readl(address);
117ead91d4bSShai Fultheim 	node_shift = (topology >> 16) & 0x7;
118ead91d4bSShai Fultheim 	if (!node_shift)
119ead91d4bSShai Fultheim 		/* The value 0 should be decoded as 8 */
120ead91d4bSShai Fultheim 		node_shift = 8;
121ead91d4bSShai Fultheim 	maxcpus = (topology & ((1 << node_shift) - 1)) + 1;
122ead91d4bSShai Fultheim 
123ead91d4bSShai Fultheim 	pr_info("vSMP CTL: Capping CPUs to %d (CONFIG_X86_VSMP is unset)\n",
124ead91d4bSShai Fultheim 		maxcpus);
125ead91d4bSShai Fultheim 	setup_max_cpus = maxcpus;
126ead91d4bSShai Fultheim 	early_iounmap(address, 4);
127ead91d4bSShai Fultheim #endif
128ead91d4bSShai Fultheim }
129ead91d4bSShai Fultheim 
apicid_phys_pkg_id(int initial_apic_id,int index_msb)1307db971b2SIdo Yariv static int apicid_phys_pkg_id(int initial_apic_id, int index_msb)
1317db971b2SIdo Yariv {
132*a6625b47SThomas Gleixner 	return read_apic_id() >> index_msb;
1337db971b2SIdo Yariv }
1347db971b2SIdo Yariv 
vsmp_apic_post_init(void)1357db971b2SIdo Yariv static void vsmp_apic_post_init(void)
1367db971b2SIdo Yariv {
1377db971b2SIdo Yariv 	/* need to update phys_pkg_id */
1387db971b2SIdo Yariv 	apic->phys_pkg_id = apicid_phys_pkg_id;
1397db971b2SIdo Yariv }
1407db971b2SIdo Yariv 
vsmp_init(void)141aa7d8e25SRavikiran G Thirumalai void __init vsmp_init(void)
142aa7d8e25SRavikiran G Thirumalai {
143e5699a82SRavikiran G Thirumalai 	detect_vsmp_box();
144aa7d8e25SRavikiran G Thirumalai 	if (!is_vsmp_box())
145aa7d8e25SRavikiran G Thirumalai 		return;
146aa7d8e25SRavikiran G Thirumalai 
1477db971b2SIdo Yariv 	x86_platform.apic_post_init = vsmp_apic_post_init;
1487db971b2SIdo Yariv 
149ead91d4bSShai Fultheim 	vsmp_cap_cpus();
150ead91d4bSShai Fultheim 
151a48777fdSEial Czerwacki 	set_vsmp_ctl();
152a2beab31SGlauber Costa 	return;
153250c2277SThomas Gleixner }
154