1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2acb04058SPeter Zijlstra 3acb04058SPeter Zijlstra #include <linux/sched.h> 4e6017571SIngo Molnar #include <linux/sched/clock.h> 5edc05e6dSIngo Molnar 65d510359SSean Christopherson #include <asm/cpu.h> 7cd4d09ecSBorislav Petkov #include <asm/cpufeature.h> 866441bd3SIngo Molnar #include <asm/e820/api.h> 9f7627e25SThomas Gleixner #include <asm/mtrr.h> 1048f4c485SSebastian Andrzej Siewior #include <asm/msr.h> 11edc05e6dSIngo Molnar 12f7627e25SThomas Gleixner #include "cpu.h" 13f7627e25SThomas Gleixner 14f7627e25SThomas Gleixner #define ACE_PRESENT (1 << 6) 15f7627e25SThomas Gleixner #define ACE_ENABLED (1 << 7) 16f7627e25SThomas Gleixner #define ACE_FCR (1 << 28) /* MSR_VIA_FCR */ 17f7627e25SThomas Gleixner 18f7627e25SThomas Gleixner #define RNG_PRESENT (1 << 2) 19f7627e25SThomas Gleixner #define RNG_ENABLED (1 << 3) 20f7627e25SThomas Gleixner #define RNG_ENABLE (1 << 6) /* MSR_VIA_RNG */ 21f7627e25SThomas Gleixner 22148f9bb8SPaul Gortmaker static void init_c3(struct cpuinfo_x86 *c) 23f7627e25SThomas Gleixner { 24f7627e25SThomas Gleixner u32 lo, hi; 25f7627e25SThomas Gleixner 26f7627e25SThomas Gleixner /* Test for Centaur Extended Feature Flags presence */ 27f7627e25SThomas Gleixner if (cpuid_eax(0xC0000000) >= 0xC0000001) { 28f7627e25SThomas Gleixner u32 tmp = cpuid_edx(0xC0000001); 29f7627e25SThomas Gleixner 30f7627e25SThomas Gleixner /* enable ACE unit, if present and disabled */ 31f7627e25SThomas Gleixner if ((tmp & (ACE_PRESENT | ACE_ENABLED)) == ACE_PRESENT) { 32f7627e25SThomas Gleixner rdmsr(MSR_VIA_FCR, lo, hi); 33f7627e25SThomas Gleixner lo |= ACE_FCR; /* enable ACE unit */ 34f7627e25SThomas Gleixner wrmsr(MSR_VIA_FCR, lo, hi); 351b74dde7SChen Yucong pr_info("CPU: Enabled ACE h/w crypto\n"); 36f7627e25SThomas Gleixner } 37f7627e25SThomas Gleixner 38f7627e25SThomas Gleixner /* enable RNG unit, if present and disabled */ 39f7627e25SThomas Gleixner if ((tmp & (RNG_PRESENT | RNG_ENABLED)) == RNG_PRESENT) { 40f7627e25SThomas Gleixner rdmsr(MSR_VIA_RNG, lo, hi); 41f7627e25SThomas Gleixner lo |= RNG_ENABLE; /* enable RNG unit */ 42f7627e25SThomas Gleixner wrmsr(MSR_VIA_RNG, lo, hi); 431b74dde7SChen Yucong pr_info("CPU: Enabled h/w RNG\n"); 44f7627e25SThomas Gleixner } 45f7627e25SThomas Gleixner 46f7627e25SThomas Gleixner /* store Centaur Extended Feature Flags as 47f7627e25SThomas Gleixner * word 5 of the CPU capability bit array 48f7627e25SThomas Gleixner */ 4939c06df4SBorislav Petkov c->x86_capability[CPUID_C000_0001_EDX] = cpuid_edx(0xC0000001); 50f7627e25SThomas Gleixner } 5148f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 5227b46d76SSimon Arlott /* Cyrix III family needs CX8 & PGE explicitly enabled. */ 53cb3f718dSTimo Teräs if (c->x86_model >= 6 && c->x86_model <= 13) { 54f7627e25SThomas Gleixner rdmsr(MSR_VIA_FCR, lo, hi); 55f7627e25SThomas Gleixner lo |= (1<<1 | 1<<7); 56f7627e25SThomas Gleixner wrmsr(MSR_VIA_FCR, lo, hi); 57e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_CX8); 58f7627e25SThomas Gleixner } 59f7627e25SThomas Gleixner 60f7627e25SThomas Gleixner /* Before Nehemiah, the C3's had 3dNOW! */ 61f7627e25SThomas Gleixner if (c->x86_model >= 6 && c->x86_model < 9) 62e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_3DNOW); 6348f4c485SSebastian Andrzej Siewior #endif 6448f4c485SSebastian Andrzej Siewior if (c->x86 == 0x6 && c->x86_model >= 0xf) { 6548f4c485SSebastian Andrzej Siewior c->x86_cache_alignment = c->x86_clflush_size * 2; 6648f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_REP_GOOD); 6748f4c485SSebastian Andrzej Siewior } 68f7627e25SThomas Gleixner } 69f7627e25SThomas Gleixner 70f7627e25SThomas Gleixner enum { 71f7627e25SThomas Gleixner ECX8 = 1<<1, 72f7627e25SThomas Gleixner EIERRINT = 1<<2, 73f7627e25SThomas Gleixner DPM = 1<<3, 74f7627e25SThomas Gleixner DMCE = 1<<4, 75f7627e25SThomas Gleixner DSTPCLK = 1<<5, 76f7627e25SThomas Gleixner ELINEAR = 1<<6, 77f7627e25SThomas Gleixner DSMC = 1<<7, 78f7627e25SThomas Gleixner DTLOCK = 1<<8, 79f7627e25SThomas Gleixner EDCTLB = 1<<8, 80f7627e25SThomas Gleixner EMMX = 1<<9, 81f7627e25SThomas Gleixner DPDC = 1<<11, 82f7627e25SThomas Gleixner EBRPRED = 1<<12, 83f7627e25SThomas Gleixner DIC = 1<<13, 84f7627e25SThomas Gleixner DDC = 1<<14, 85f7627e25SThomas Gleixner DNA = 1<<15, 86f7627e25SThomas Gleixner ERETSTK = 1<<16, 87f7627e25SThomas Gleixner E2MMX = 1<<19, 88f7627e25SThomas Gleixner EAMD3D = 1<<20, 89f7627e25SThomas Gleixner }; 90f7627e25SThomas Gleixner 91148f9bb8SPaul Gortmaker static void early_init_centaur(struct cpuinfo_x86 *c) 925fef55fdSYinghai Lu { 9348f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 945fef55fdSYinghai Lu /* Emulate MTRRs using Centaur's MCR. */ 95*8687bdc0STony W Wang-oc if (c->x86 == 5) 965fef55fdSYinghai Lu set_cpu_cap(c, X86_FEATURE_CENTAUR_MCR); 9748f4c485SSebastian Andrzej Siewior #endif 98*8687bdc0STony W Wang-oc if (c->x86 == 6 && c->x86_model >= 0xf) 9948f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); 100*8687bdc0STony W Wang-oc 10148f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_64 10248f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_SYSENTER32); 10348f4c485SSebastian Andrzej Siewior #endif 104fe6daab1Sdavidwang if (c->x86_power & (1 << 8)) { 105fe6daab1Sdavidwang set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); 106fe6daab1Sdavidwang set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC); 107fe6daab1Sdavidwang } 1085fef55fdSYinghai Lu } 1095fef55fdSYinghai Lu 110148f9bb8SPaul Gortmaker static void init_centaur(struct cpuinfo_x86 *c) 111edc05e6dSIngo Molnar { 11248f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 113f7627e25SThomas Gleixner char *name; 114f7627e25SThomas Gleixner u32 fcr_set = 0; 115f7627e25SThomas Gleixner u32 fcr_clr = 0; 116f7627e25SThomas Gleixner u32 lo, hi, newlo; 117f7627e25SThomas Gleixner u32 aa, bb, cc, dd; 118f7627e25SThomas Gleixner 119edc05e6dSIngo Molnar /* 120edc05e6dSIngo Molnar * Bit 31 in normal CPUID used for nonstandard 3DNow ID; 121edc05e6dSIngo Molnar * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway 122edc05e6dSIngo Molnar */ 123e1a94a97SIngo Molnar clear_cpu_cap(c, 0*32+31); 12448f4c485SSebastian Andrzej Siewior #endif 12548f4c485SSebastian Andrzej Siewior early_init_centaur(c); 126a2aa578fSDavid Wang init_intel_cacheinfo(c); 1279305bd6cSThomas Gleixner detect_num_cpu_cores(c); 128a2aa578fSDavid Wang #ifdef CONFIG_X86_32 129a2aa578fSDavid Wang detect_ht(c); 130a2aa578fSDavid Wang #endif 13160882cc1SDavid Wang 13260882cc1SDavid Wang if (c->cpuid_level > 9) { 13360882cc1SDavid Wang unsigned int eax = cpuid_eax(10); 13460882cc1SDavid Wang 13560882cc1SDavid Wang /* 13660882cc1SDavid Wang * Check for version and the number of counters 13760882cc1SDavid Wang * Version(eax[7:0]) can't be 0; 13860882cc1SDavid Wang * Counters(eax[15:8]) should be greater than 1; 13960882cc1SDavid Wang */ 14060882cc1SDavid Wang if ((eax & 0xff) && (((eax >> 8) & 0xff) > 1)) 14160882cc1SDavid Wang set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON); 14260882cc1SDavid Wang } 14360882cc1SDavid Wang 14448f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 145*8687bdc0STony W Wang-oc if (c->x86 == 5) { 146f7627e25SThomas Gleixner switch (c->x86_model) { 147f7627e25SThomas Gleixner case 4: 148f7627e25SThomas Gleixner name = "C6"; 149f7627e25SThomas Gleixner fcr_set = ECX8|DSMC|EDCTLB|EMMX|ERETSTK; 150f7627e25SThomas Gleixner fcr_clr = DPDC; 1511b74dde7SChen Yucong pr_notice("Disabling bugged TSC.\n"); 152e1a94a97SIngo Molnar clear_cpu_cap(c, X86_FEATURE_TSC); 153f7627e25SThomas Gleixner break; 154f7627e25SThomas Gleixner case 8: 155b399151cSJia Zhang switch (c->x86_stepping) { 156f7627e25SThomas Gleixner default: 157f7627e25SThomas Gleixner name = "2"; 158f7627e25SThomas Gleixner break; 159f7627e25SThomas Gleixner case 7 ... 9: 160f7627e25SThomas Gleixner name = "2A"; 161f7627e25SThomas Gleixner break; 162f7627e25SThomas Gleixner case 10 ... 15: 163f7627e25SThomas Gleixner name = "2B"; 164f7627e25SThomas Gleixner break; 165f7627e25SThomas Gleixner } 166edc05e6dSIngo Molnar fcr_set = ECX8|DSMC|DTLOCK|EMMX|EBRPRED|ERETSTK| 167edc05e6dSIngo Molnar E2MMX|EAMD3D; 168f7627e25SThomas Gleixner fcr_clr = DPDC; 169f7627e25SThomas Gleixner break; 170f7627e25SThomas Gleixner case 9: 171f7627e25SThomas Gleixner name = "3"; 172edc05e6dSIngo Molnar fcr_set = ECX8|DSMC|DTLOCK|EMMX|EBRPRED|ERETSTK| 173edc05e6dSIngo Molnar E2MMX|EAMD3D; 174f7627e25SThomas Gleixner fcr_clr = DPDC; 175f7627e25SThomas Gleixner break; 176f7627e25SThomas Gleixner default: 177f7627e25SThomas Gleixner name = "??"; 178f7627e25SThomas Gleixner } 179f7627e25SThomas Gleixner 180f7627e25SThomas Gleixner rdmsr(MSR_IDT_FCR1, lo, hi); 181f7627e25SThomas Gleixner newlo = (lo|fcr_set) & (~fcr_clr); 182f7627e25SThomas Gleixner 183f7627e25SThomas Gleixner if (newlo != lo) { 1841b74dde7SChen Yucong pr_info("Centaur FCR was 0x%X now 0x%X\n", 185edc05e6dSIngo Molnar lo, newlo); 186f7627e25SThomas Gleixner wrmsr(MSR_IDT_FCR1, newlo, hi); 187f7627e25SThomas Gleixner } else { 1881b74dde7SChen Yucong pr_info("Centaur FCR is 0x%X\n", lo); 189f7627e25SThomas Gleixner } 190f7627e25SThomas Gleixner /* Emulate MTRRs using Centaur's MCR. */ 191e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_CENTAUR_MCR); 192f7627e25SThomas Gleixner /* Report CX8 */ 193e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_CX8); 194f7627e25SThomas Gleixner /* Set 3DNow! on Winchip 2 and above. */ 195f7627e25SThomas Gleixner if (c->x86_model >= 8) 196e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_3DNOW); 197f7627e25SThomas Gleixner /* See if we can find out some more. */ 198f7627e25SThomas Gleixner if (cpuid_eax(0x80000000) >= 0x80000005) { 199f7627e25SThomas Gleixner /* Yes, we can. */ 200f7627e25SThomas Gleixner cpuid(0x80000005, &aa, &bb, &cc, &dd); 201f7627e25SThomas Gleixner /* Add L1 data and code cache sizes. */ 202f7627e25SThomas Gleixner c->x86_cache_size = (cc>>24)+(dd>>24); 203f7627e25SThomas Gleixner } 204f7627e25SThomas Gleixner sprintf(c->x86_model_id, "WinChip %s", name); 205f7627e25SThomas Gleixner } 206*8687bdc0STony W Wang-oc #endif 207*8687bdc0STony W Wang-oc if (c->x86 == 6) 208*8687bdc0STony W Wang-oc init_c3(c); 20948f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_64 21048f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC); 21148f4c485SSebastian Andrzej Siewior #endif 21260882cc1SDavid Wang 21350144490SSean Christopherson init_ia32_feat_ctl(c); 214f7627e25SThomas Gleixner } 215f7627e25SThomas Gleixner 21609dc68d9SJan Beulich #ifdef CONFIG_X86_32 217148f9bb8SPaul Gortmaker static unsigned int 218edc05e6dSIngo Molnar centaur_size_cache(struct cpuinfo_x86 *c, unsigned int size) 219f7627e25SThomas Gleixner { 220f7627e25SThomas Gleixner /* VIA C3 CPUs (670-68F) need further shifting. */ 221f7627e25SThomas Gleixner if ((c->x86 == 6) && ((c->x86_model == 7) || (c->x86_model == 8))) 222f7627e25SThomas Gleixner size >>= 8; 223f7627e25SThomas Gleixner 224edc05e6dSIngo Molnar /* 225edc05e6dSIngo Molnar * There's also an erratum in Nehemiah stepping 1, which 226edc05e6dSIngo Molnar * returns '65KB' instead of '64KB' 227edc05e6dSIngo Molnar * - Note, it seems this may only be in engineering samples. 228edc05e6dSIngo Molnar */ 229edc05e6dSIngo Molnar if ((c->x86 == 6) && (c->x86_model == 9) && 230b399151cSJia Zhang (c->x86_stepping == 1) && (size == 65)) 231f7627e25SThomas Gleixner size -= 1; 232f7627e25SThomas Gleixner return size; 233f7627e25SThomas Gleixner } 23409dc68d9SJan Beulich #endif 235f7627e25SThomas Gleixner 236148f9bb8SPaul Gortmaker static const struct cpu_dev centaur_cpu_dev = { 237f7627e25SThomas Gleixner .c_vendor = "Centaur", 238f7627e25SThomas Gleixner .c_ident = { "CentaurHauls" }, 2395fef55fdSYinghai Lu .c_early_init = early_init_centaur, 240f7627e25SThomas Gleixner .c_init = init_centaur, 24109dc68d9SJan Beulich #ifdef CONFIG_X86_32 24209dc68d9SJan Beulich .legacy_cache_size = centaur_size_cache, 24309dc68d9SJan Beulich #endif 24410a434fcSYinghai Lu .c_x86_vendor = X86_VENDOR_CENTAUR, 245f7627e25SThomas Gleixner }; 246f7627e25SThomas Gleixner 24710a434fcSYinghai Lu cpu_dev_register(centaur_cpu_dev); 248