1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2acb04058SPeter Zijlstra 3acb04058SPeter Zijlstra #include <linux/sched.h> 4e6017571SIngo Molnar #include <linux/sched/clock.h> 5edc05e6dSIngo Molnar 6cd4d09ecSBorislav Petkov #include <asm/cpufeature.h> 766441bd3SIngo Molnar #include <asm/e820/api.h> 8f7627e25SThomas Gleixner #include <asm/mtrr.h> 948f4c485SSebastian Andrzej Siewior #include <asm/msr.h> 10edc05e6dSIngo Molnar 11f7627e25SThomas Gleixner #include "cpu.h" 12f7627e25SThomas Gleixner 13f7627e25SThomas Gleixner #define ACE_PRESENT (1 << 6) 14f7627e25SThomas Gleixner #define ACE_ENABLED (1 << 7) 15f7627e25SThomas Gleixner #define ACE_FCR (1 << 28) /* MSR_VIA_FCR */ 16f7627e25SThomas Gleixner 17f7627e25SThomas Gleixner #define RNG_PRESENT (1 << 2) 18f7627e25SThomas Gleixner #define RNG_ENABLED (1 << 3) 19f7627e25SThomas Gleixner #define RNG_ENABLE (1 << 6) /* MSR_VIA_RNG */ 20f7627e25SThomas Gleixner 21*60882cc1SDavid Wang #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000 22*60882cc1SDavid Wang #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000 23*60882cc1SDavid Wang #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000 24*60882cc1SDavid Wang #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001 25*60882cc1SDavid Wang #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002 26*60882cc1SDavid Wang #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020 27*60882cc1SDavid Wang 28148f9bb8SPaul Gortmaker static void init_c3(struct cpuinfo_x86 *c) 29f7627e25SThomas Gleixner { 30f7627e25SThomas Gleixner u32 lo, hi; 31f7627e25SThomas Gleixner 32f7627e25SThomas Gleixner /* Test for Centaur Extended Feature Flags presence */ 33f7627e25SThomas Gleixner if (cpuid_eax(0xC0000000) >= 0xC0000001) { 34f7627e25SThomas Gleixner u32 tmp = cpuid_edx(0xC0000001); 35f7627e25SThomas Gleixner 36f7627e25SThomas Gleixner /* enable ACE unit, if present and disabled */ 37f7627e25SThomas Gleixner if ((tmp & (ACE_PRESENT | ACE_ENABLED)) == ACE_PRESENT) { 38f7627e25SThomas Gleixner rdmsr(MSR_VIA_FCR, lo, hi); 39f7627e25SThomas Gleixner lo |= ACE_FCR; /* enable ACE unit */ 40f7627e25SThomas Gleixner wrmsr(MSR_VIA_FCR, lo, hi); 411b74dde7SChen Yucong pr_info("CPU: Enabled ACE h/w crypto\n"); 42f7627e25SThomas Gleixner } 43f7627e25SThomas Gleixner 44f7627e25SThomas Gleixner /* enable RNG unit, if present and disabled */ 45f7627e25SThomas Gleixner if ((tmp & (RNG_PRESENT | RNG_ENABLED)) == RNG_PRESENT) { 46f7627e25SThomas Gleixner rdmsr(MSR_VIA_RNG, lo, hi); 47f7627e25SThomas Gleixner lo |= RNG_ENABLE; /* enable RNG unit */ 48f7627e25SThomas Gleixner wrmsr(MSR_VIA_RNG, lo, hi); 491b74dde7SChen Yucong pr_info("CPU: Enabled h/w RNG\n"); 50f7627e25SThomas Gleixner } 51f7627e25SThomas Gleixner 52f7627e25SThomas Gleixner /* store Centaur Extended Feature Flags as 53f7627e25SThomas Gleixner * word 5 of the CPU capability bit array 54f7627e25SThomas Gleixner */ 5539c06df4SBorislav Petkov c->x86_capability[CPUID_C000_0001_EDX] = cpuid_edx(0xC0000001); 56f7627e25SThomas Gleixner } 5748f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 5827b46d76SSimon Arlott /* Cyrix III family needs CX8 & PGE explicitly enabled. */ 59cb3f718dSTimo Teräs if (c->x86_model >= 6 && c->x86_model <= 13) { 60f7627e25SThomas Gleixner rdmsr(MSR_VIA_FCR, lo, hi); 61f7627e25SThomas Gleixner lo |= (1<<1 | 1<<7); 62f7627e25SThomas Gleixner wrmsr(MSR_VIA_FCR, lo, hi); 63e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_CX8); 64f7627e25SThomas Gleixner } 65f7627e25SThomas Gleixner 66f7627e25SThomas Gleixner /* Before Nehemiah, the C3's had 3dNOW! */ 67f7627e25SThomas Gleixner if (c->x86_model >= 6 && c->x86_model < 9) 68e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_3DNOW); 6948f4c485SSebastian Andrzej Siewior #endif 7048f4c485SSebastian Andrzej Siewior if (c->x86 == 0x6 && c->x86_model >= 0xf) { 7148f4c485SSebastian Andrzej Siewior c->x86_cache_alignment = c->x86_clflush_size * 2; 7248f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_REP_GOOD); 7348f4c485SSebastian Andrzej Siewior } 74f7627e25SThomas Gleixner 7527c13eceSBorislav Petkov cpu_detect_cache_sizes(c); 76f7627e25SThomas Gleixner } 77f7627e25SThomas Gleixner 78f7627e25SThomas Gleixner enum { 79f7627e25SThomas Gleixner ECX8 = 1<<1, 80f7627e25SThomas Gleixner EIERRINT = 1<<2, 81f7627e25SThomas Gleixner DPM = 1<<3, 82f7627e25SThomas Gleixner DMCE = 1<<4, 83f7627e25SThomas Gleixner DSTPCLK = 1<<5, 84f7627e25SThomas Gleixner ELINEAR = 1<<6, 85f7627e25SThomas Gleixner DSMC = 1<<7, 86f7627e25SThomas Gleixner DTLOCK = 1<<8, 87f7627e25SThomas Gleixner EDCTLB = 1<<8, 88f7627e25SThomas Gleixner EMMX = 1<<9, 89f7627e25SThomas Gleixner DPDC = 1<<11, 90f7627e25SThomas Gleixner EBRPRED = 1<<12, 91f7627e25SThomas Gleixner DIC = 1<<13, 92f7627e25SThomas Gleixner DDC = 1<<14, 93f7627e25SThomas Gleixner DNA = 1<<15, 94f7627e25SThomas Gleixner ERETSTK = 1<<16, 95f7627e25SThomas Gleixner E2MMX = 1<<19, 96f7627e25SThomas Gleixner EAMD3D = 1<<20, 97f7627e25SThomas Gleixner }; 98f7627e25SThomas Gleixner 99148f9bb8SPaul Gortmaker static void early_init_centaur(struct cpuinfo_x86 *c) 1005fef55fdSYinghai Lu { 1015fef55fdSYinghai Lu switch (c->x86) { 10248f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 1035fef55fdSYinghai Lu case 5: 1045fef55fdSYinghai Lu /* Emulate MTRRs using Centaur's MCR. */ 1055fef55fdSYinghai Lu set_cpu_cap(c, X86_FEATURE_CENTAUR_MCR); 1065fef55fdSYinghai Lu break; 10748f4c485SSebastian Andrzej Siewior #endif 10848f4c485SSebastian Andrzej Siewior case 6: 10948f4c485SSebastian Andrzej Siewior if (c->x86_model >= 0xf) 11048f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); 11148f4c485SSebastian Andrzej Siewior break; 1125fef55fdSYinghai Lu } 11348f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_64 11448f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_SYSENTER32); 11548f4c485SSebastian Andrzej Siewior #endif 116fe6daab1Sdavidwang if (c->x86_power & (1 << 8)) { 117fe6daab1Sdavidwang set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); 118fe6daab1Sdavidwang set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC); 119fe6daab1Sdavidwang } 1205fef55fdSYinghai Lu } 1215fef55fdSYinghai Lu 122*60882cc1SDavid Wang static void centaur_detect_vmx_virtcap(struct cpuinfo_x86 *c) 123*60882cc1SDavid Wang { 124*60882cc1SDavid Wang u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2; 125*60882cc1SDavid Wang 126*60882cc1SDavid Wang rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high); 127*60882cc1SDavid Wang msr_ctl = vmx_msr_high | vmx_msr_low; 128*60882cc1SDavid Wang 129*60882cc1SDavid Wang if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW) 130*60882cc1SDavid Wang set_cpu_cap(c, X86_FEATURE_TPR_SHADOW); 131*60882cc1SDavid Wang if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI) 132*60882cc1SDavid Wang set_cpu_cap(c, X86_FEATURE_VNMI); 133*60882cc1SDavid Wang if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) { 134*60882cc1SDavid Wang rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2, 135*60882cc1SDavid Wang vmx_msr_low, vmx_msr_high); 136*60882cc1SDavid Wang msr_ctl2 = vmx_msr_high | vmx_msr_low; 137*60882cc1SDavid Wang if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) && 138*60882cc1SDavid Wang (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)) 139*60882cc1SDavid Wang set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY); 140*60882cc1SDavid Wang if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT) 141*60882cc1SDavid Wang set_cpu_cap(c, X86_FEATURE_EPT); 142*60882cc1SDavid Wang if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID) 143*60882cc1SDavid Wang set_cpu_cap(c, X86_FEATURE_VPID); 144*60882cc1SDavid Wang } 145*60882cc1SDavid Wang } 146*60882cc1SDavid Wang 147148f9bb8SPaul Gortmaker static void init_centaur(struct cpuinfo_x86 *c) 148edc05e6dSIngo Molnar { 14948f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 150f7627e25SThomas Gleixner char *name; 151f7627e25SThomas Gleixner u32 fcr_set = 0; 152f7627e25SThomas Gleixner u32 fcr_clr = 0; 153f7627e25SThomas Gleixner u32 lo, hi, newlo; 154f7627e25SThomas Gleixner u32 aa, bb, cc, dd; 155f7627e25SThomas Gleixner 156edc05e6dSIngo Molnar /* 157edc05e6dSIngo Molnar * Bit 31 in normal CPUID used for nonstandard 3DNow ID; 158edc05e6dSIngo Molnar * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway 159edc05e6dSIngo Molnar */ 160e1a94a97SIngo Molnar clear_cpu_cap(c, 0*32+31); 16148f4c485SSebastian Andrzej Siewior #endif 16248f4c485SSebastian Andrzej Siewior early_init_centaur(c); 163*60882cc1SDavid Wang 164*60882cc1SDavid Wang if (c->cpuid_level > 9) { 165*60882cc1SDavid Wang unsigned int eax = cpuid_eax(10); 166*60882cc1SDavid Wang 167*60882cc1SDavid Wang /* 168*60882cc1SDavid Wang * Check for version and the number of counters 169*60882cc1SDavid Wang * Version(eax[7:0]) can't be 0; 170*60882cc1SDavid Wang * Counters(eax[15:8]) should be greater than 1; 171*60882cc1SDavid Wang */ 172*60882cc1SDavid Wang if ((eax & 0xff) && (((eax >> 8) & 0xff) > 1)) 173*60882cc1SDavid Wang set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON); 174*60882cc1SDavid Wang } 175*60882cc1SDavid Wang 176f7627e25SThomas Gleixner switch (c->x86) { 17748f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_32 178f7627e25SThomas Gleixner case 5: 179f7627e25SThomas Gleixner switch (c->x86_model) { 180f7627e25SThomas Gleixner case 4: 181f7627e25SThomas Gleixner name = "C6"; 182f7627e25SThomas Gleixner fcr_set = ECX8|DSMC|EDCTLB|EMMX|ERETSTK; 183f7627e25SThomas Gleixner fcr_clr = DPDC; 1841b74dde7SChen Yucong pr_notice("Disabling bugged TSC.\n"); 185e1a94a97SIngo Molnar clear_cpu_cap(c, X86_FEATURE_TSC); 186f7627e25SThomas Gleixner break; 187f7627e25SThomas Gleixner case 8: 188b399151cSJia Zhang switch (c->x86_stepping) { 189f7627e25SThomas Gleixner default: 190f7627e25SThomas Gleixner name = "2"; 191f7627e25SThomas Gleixner break; 192f7627e25SThomas Gleixner case 7 ... 9: 193f7627e25SThomas Gleixner name = "2A"; 194f7627e25SThomas Gleixner break; 195f7627e25SThomas Gleixner case 10 ... 15: 196f7627e25SThomas Gleixner name = "2B"; 197f7627e25SThomas Gleixner break; 198f7627e25SThomas Gleixner } 199edc05e6dSIngo Molnar fcr_set = ECX8|DSMC|DTLOCK|EMMX|EBRPRED|ERETSTK| 200edc05e6dSIngo Molnar E2MMX|EAMD3D; 201f7627e25SThomas Gleixner fcr_clr = DPDC; 202f7627e25SThomas Gleixner break; 203f7627e25SThomas Gleixner case 9: 204f7627e25SThomas Gleixner name = "3"; 205edc05e6dSIngo Molnar fcr_set = ECX8|DSMC|DTLOCK|EMMX|EBRPRED|ERETSTK| 206edc05e6dSIngo Molnar E2MMX|EAMD3D; 207f7627e25SThomas Gleixner fcr_clr = DPDC; 208f7627e25SThomas Gleixner break; 209f7627e25SThomas Gleixner default: 210f7627e25SThomas Gleixner name = "??"; 211f7627e25SThomas Gleixner } 212f7627e25SThomas Gleixner 213f7627e25SThomas Gleixner rdmsr(MSR_IDT_FCR1, lo, hi); 214f7627e25SThomas Gleixner newlo = (lo|fcr_set) & (~fcr_clr); 215f7627e25SThomas Gleixner 216f7627e25SThomas Gleixner if (newlo != lo) { 2171b74dde7SChen Yucong pr_info("Centaur FCR was 0x%X now 0x%X\n", 218edc05e6dSIngo Molnar lo, newlo); 219f7627e25SThomas Gleixner wrmsr(MSR_IDT_FCR1, newlo, hi); 220f7627e25SThomas Gleixner } else { 2211b74dde7SChen Yucong pr_info("Centaur FCR is 0x%X\n", lo); 222f7627e25SThomas Gleixner } 223f7627e25SThomas Gleixner /* Emulate MTRRs using Centaur's MCR. */ 224e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_CENTAUR_MCR); 225f7627e25SThomas Gleixner /* Report CX8 */ 226e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_CX8); 227f7627e25SThomas Gleixner /* Set 3DNow! on Winchip 2 and above. */ 228f7627e25SThomas Gleixner if (c->x86_model >= 8) 229e1a94a97SIngo Molnar set_cpu_cap(c, X86_FEATURE_3DNOW); 230f7627e25SThomas Gleixner /* See if we can find out some more. */ 231f7627e25SThomas Gleixner if (cpuid_eax(0x80000000) >= 0x80000005) { 232f7627e25SThomas Gleixner /* Yes, we can. */ 233f7627e25SThomas Gleixner cpuid(0x80000005, &aa, &bb, &cc, &dd); 234f7627e25SThomas Gleixner /* Add L1 data and code cache sizes. */ 235f7627e25SThomas Gleixner c->x86_cache_size = (cc>>24)+(dd>>24); 236f7627e25SThomas Gleixner } 237f7627e25SThomas Gleixner sprintf(c->x86_model_id, "WinChip %s", name); 238f7627e25SThomas Gleixner break; 23948f4c485SSebastian Andrzej Siewior #endif 240f7627e25SThomas Gleixner case 6: 241f7627e25SThomas Gleixner init_c3(c); 242f7627e25SThomas Gleixner break; 243f7627e25SThomas Gleixner } 24448f4c485SSebastian Andrzej Siewior #ifdef CONFIG_X86_64 24548f4c485SSebastian Andrzej Siewior set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC); 24648f4c485SSebastian Andrzej Siewior #endif 247*60882cc1SDavid Wang 248*60882cc1SDavid Wang if (cpu_has(c, X86_FEATURE_VMX)) 249*60882cc1SDavid Wang centaur_detect_vmx_virtcap(c); 250f7627e25SThomas Gleixner } 251f7627e25SThomas Gleixner 25209dc68d9SJan Beulich #ifdef CONFIG_X86_32 253148f9bb8SPaul Gortmaker static unsigned int 254edc05e6dSIngo Molnar centaur_size_cache(struct cpuinfo_x86 *c, unsigned int size) 255f7627e25SThomas Gleixner { 256f7627e25SThomas Gleixner /* VIA C3 CPUs (670-68F) need further shifting. */ 257f7627e25SThomas Gleixner if ((c->x86 == 6) && ((c->x86_model == 7) || (c->x86_model == 8))) 258f7627e25SThomas Gleixner size >>= 8; 259f7627e25SThomas Gleixner 260edc05e6dSIngo Molnar /* 261edc05e6dSIngo Molnar * There's also an erratum in Nehemiah stepping 1, which 262edc05e6dSIngo Molnar * returns '65KB' instead of '64KB' 263edc05e6dSIngo Molnar * - Note, it seems this may only be in engineering samples. 264edc05e6dSIngo Molnar */ 265edc05e6dSIngo Molnar if ((c->x86 == 6) && (c->x86_model == 9) && 266b399151cSJia Zhang (c->x86_stepping == 1) && (size == 65)) 267f7627e25SThomas Gleixner size -= 1; 268f7627e25SThomas Gleixner return size; 269f7627e25SThomas Gleixner } 27009dc68d9SJan Beulich #endif 271f7627e25SThomas Gleixner 272148f9bb8SPaul Gortmaker static const struct cpu_dev centaur_cpu_dev = { 273f7627e25SThomas Gleixner .c_vendor = "Centaur", 274f7627e25SThomas Gleixner .c_ident = { "CentaurHauls" }, 2755fef55fdSYinghai Lu .c_early_init = early_init_centaur, 276f7627e25SThomas Gleixner .c_init = init_centaur, 27709dc68d9SJan Beulich #ifdef CONFIG_X86_32 27809dc68d9SJan Beulich .legacy_cache_size = centaur_size_cache, 27909dc68d9SJan Beulich #endif 28010a434fcSYinghai Lu .c_x86_vendor = X86_VENDOR_CENTAUR, 281f7627e25SThomas Gleixner }; 282f7627e25SThomas Gleixner 28310a434fcSYinghai Lu cpu_dev_register(centaur_cpu_dev); 284