xref: /openbmc/linux/arch/x86/kernel/apic/x2apic_phys.c (revision ce4e240c279a31096f74afa6584a62d64a1ba8c8)
1f62bae50SIngo Molnar #include <linux/threads.h>
2f62bae50SIngo Molnar #include <linux/cpumask.h>
3f62bae50SIngo Molnar #include <linux/string.h>
4f62bae50SIngo Molnar #include <linux/kernel.h>
5f62bae50SIngo Molnar #include <linux/ctype.h>
6f62bae50SIngo Molnar #include <linux/init.h>
7f62bae50SIngo Molnar #include <linux/dmar.h>
8f62bae50SIngo Molnar 
9f62bae50SIngo Molnar #include <asm/smp.h>
10f62bae50SIngo Molnar #include <asm/apic.h>
11f62bae50SIngo Molnar #include <asm/ipi.h>
12f62bae50SIngo Molnar 
13ef1f87aaSSuresh Siddha int x2apic_phys;
14f62bae50SIngo Molnar 
15f62bae50SIngo Molnar static int set_x2apic_phys_mode(char *arg)
16f62bae50SIngo Molnar {
17f62bae50SIngo Molnar 	x2apic_phys = 1;
18f62bae50SIngo Molnar 	return 0;
19f62bae50SIngo Molnar }
20f62bae50SIngo Molnar early_param("x2apic_phys", set_x2apic_phys_mode);
21f62bae50SIngo Molnar 
22f62bae50SIngo Molnar static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
23f62bae50SIngo Molnar {
24ef1f87aaSSuresh Siddha 	if (x2apic_phys)
25ef1f87aaSSuresh Siddha 		return x2apic_enabled();
26ef1f87aaSSuresh Siddha 	else
27f62bae50SIngo Molnar 		return 0;
28f62bae50SIngo Molnar }
29f62bae50SIngo Molnar 
30f62bae50SIngo Molnar /* Start with all IRQs pointing to boot CPU.  IRQ balancing will shift them. */
31f62bae50SIngo Molnar 
32f62bae50SIngo Molnar static const struct cpumask *x2apic_target_cpus(void)
33f62bae50SIngo Molnar {
34f62bae50SIngo Molnar 	return cpumask_of(0);
35f62bae50SIngo Molnar }
36f62bae50SIngo Molnar 
37f62bae50SIngo Molnar static void x2apic_vector_allocation_domain(int cpu, struct cpumask *retmask)
38f62bae50SIngo Molnar {
39f62bae50SIngo Molnar 	cpumask_clear(retmask);
40f62bae50SIngo Molnar 	cpumask_set_cpu(cpu, retmask);
41f62bae50SIngo Molnar }
42f62bae50SIngo Molnar 
43f62bae50SIngo Molnar static void __x2apic_send_IPI_dest(unsigned int apicid, int vector,
44f62bae50SIngo Molnar 				   unsigned int dest)
45f62bae50SIngo Molnar {
46f62bae50SIngo Molnar 	unsigned long cfg;
47f62bae50SIngo Molnar 
48f62bae50SIngo Molnar 	cfg = __prepare_ICR(0, vector, dest);
49f62bae50SIngo Molnar 
50f62bae50SIngo Molnar 	/*
51f62bae50SIngo Molnar 	 * send the IPI.
52f62bae50SIngo Molnar 	 */
53f62bae50SIngo Molnar 	native_x2apic_icr_write(cfg, apicid);
54f62bae50SIngo Molnar }
55f62bae50SIngo Molnar 
56f62bae50SIngo Molnar static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
57f62bae50SIngo Molnar {
58f62bae50SIngo Molnar 	unsigned long query_cpu;
59f62bae50SIngo Molnar 	unsigned long flags;
60f62bae50SIngo Molnar 
61*ce4e240cSSuresh Siddha 	x2apic_wrmsr_fence();
62*ce4e240cSSuresh Siddha 
63f62bae50SIngo Molnar 	local_irq_save(flags);
64f62bae50SIngo Molnar 	for_each_cpu(query_cpu, mask) {
65f62bae50SIngo Molnar 		__x2apic_send_IPI_dest(per_cpu(x86_cpu_to_apicid, query_cpu),
66f62bae50SIngo Molnar 				       vector, APIC_DEST_PHYSICAL);
67f62bae50SIngo Molnar 	}
68f62bae50SIngo Molnar 	local_irq_restore(flags);
69f62bae50SIngo Molnar }
70f62bae50SIngo Molnar 
71f62bae50SIngo Molnar static void
72f62bae50SIngo Molnar  x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
73f62bae50SIngo Molnar {
74f62bae50SIngo Molnar 	unsigned long this_cpu = smp_processor_id();
75f62bae50SIngo Molnar 	unsigned long query_cpu;
76f62bae50SIngo Molnar 	unsigned long flags;
77f62bae50SIngo Molnar 
78*ce4e240cSSuresh Siddha 	x2apic_wrmsr_fence();
79*ce4e240cSSuresh Siddha 
80f62bae50SIngo Molnar 	local_irq_save(flags);
81f62bae50SIngo Molnar 	for_each_cpu(query_cpu, mask) {
82f62bae50SIngo Molnar 		if (query_cpu != this_cpu)
83f62bae50SIngo Molnar 			__x2apic_send_IPI_dest(
84f62bae50SIngo Molnar 				per_cpu(x86_cpu_to_apicid, query_cpu),
85f62bae50SIngo Molnar 				vector, APIC_DEST_PHYSICAL);
86f62bae50SIngo Molnar 	}
87f62bae50SIngo Molnar 	local_irq_restore(flags);
88f62bae50SIngo Molnar }
89f62bae50SIngo Molnar 
90f62bae50SIngo Molnar static void x2apic_send_IPI_allbutself(int vector)
91f62bae50SIngo Molnar {
92f62bae50SIngo Molnar 	unsigned long this_cpu = smp_processor_id();
93f62bae50SIngo Molnar 	unsigned long query_cpu;
94f62bae50SIngo Molnar 	unsigned long flags;
95f62bae50SIngo Molnar 
96*ce4e240cSSuresh Siddha 	x2apic_wrmsr_fence();
97*ce4e240cSSuresh Siddha 
98f62bae50SIngo Molnar 	local_irq_save(flags);
99f62bae50SIngo Molnar 	for_each_online_cpu(query_cpu) {
100f62bae50SIngo Molnar 		if (query_cpu == this_cpu)
101f62bae50SIngo Molnar 			continue;
102f62bae50SIngo Molnar 		__x2apic_send_IPI_dest(per_cpu(x86_cpu_to_apicid, query_cpu),
103f62bae50SIngo Molnar 				       vector, APIC_DEST_PHYSICAL);
104f62bae50SIngo Molnar 	}
105f62bae50SIngo Molnar 	local_irq_restore(flags);
106f62bae50SIngo Molnar }
107f62bae50SIngo Molnar 
108f62bae50SIngo Molnar static void x2apic_send_IPI_all(int vector)
109f62bae50SIngo Molnar {
110f62bae50SIngo Molnar 	x2apic_send_IPI_mask(cpu_online_mask, vector);
111f62bae50SIngo Molnar }
112f62bae50SIngo Molnar 
113f62bae50SIngo Molnar static int x2apic_apic_id_registered(void)
114f62bae50SIngo Molnar {
115f62bae50SIngo Molnar 	return 1;
116f62bae50SIngo Molnar }
117f62bae50SIngo Molnar 
118f62bae50SIngo Molnar static unsigned int x2apic_cpu_mask_to_apicid(const struct cpumask *cpumask)
119f62bae50SIngo Molnar {
120f62bae50SIngo Molnar 	/*
121f62bae50SIngo Molnar 	 * We're using fixed IRQ delivery, can only return one phys APIC ID.
122f62bae50SIngo Molnar 	 * May as well be the first.
123f62bae50SIngo Molnar 	 */
124f62bae50SIngo Molnar 	int cpu = cpumask_first(cpumask);
125f62bae50SIngo Molnar 
126f62bae50SIngo Molnar 	if ((unsigned)cpu < nr_cpu_ids)
127f62bae50SIngo Molnar 		return per_cpu(x86_cpu_to_apicid, cpu);
128f62bae50SIngo Molnar 	else
129f62bae50SIngo Molnar 		return BAD_APICID;
130f62bae50SIngo Molnar }
131f62bae50SIngo Molnar 
132f62bae50SIngo Molnar static unsigned int
133f62bae50SIngo Molnar x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
134f62bae50SIngo Molnar 			      const struct cpumask *andmask)
135f62bae50SIngo Molnar {
136f62bae50SIngo Molnar 	int cpu;
137f62bae50SIngo Molnar 
138f62bae50SIngo Molnar 	/*
139f62bae50SIngo Molnar 	 * We're using fixed IRQ delivery, can only return one phys APIC ID.
140f62bae50SIngo Molnar 	 * May as well be the first.
141f62bae50SIngo Molnar 	 */
142f62bae50SIngo Molnar 	for_each_cpu_and(cpu, cpumask, andmask) {
143f62bae50SIngo Molnar 		if (cpumask_test_cpu(cpu, cpu_online_mask))
144f62bae50SIngo Molnar 			break;
145f62bae50SIngo Molnar 	}
146f62bae50SIngo Molnar 
147f62bae50SIngo Molnar 	if (cpu < nr_cpu_ids)
148f62bae50SIngo Molnar 		return per_cpu(x86_cpu_to_apicid, cpu);
149f62bae50SIngo Molnar 
150f62bae50SIngo Molnar 	return BAD_APICID;
151f62bae50SIngo Molnar }
152f62bae50SIngo Molnar 
153f62bae50SIngo Molnar static unsigned int x2apic_phys_get_apic_id(unsigned long x)
154f62bae50SIngo Molnar {
155f62bae50SIngo Molnar 	return x;
156f62bae50SIngo Molnar }
157f62bae50SIngo Molnar 
158f62bae50SIngo Molnar static unsigned long set_apic_id(unsigned int id)
159f62bae50SIngo Molnar {
160f62bae50SIngo Molnar 	return id;
161f62bae50SIngo Molnar }
162f62bae50SIngo Molnar 
163f62bae50SIngo Molnar static int x2apic_phys_pkg_id(int initial_apicid, int index_msb)
164f62bae50SIngo Molnar {
165f62bae50SIngo Molnar 	return current_cpu_data.initial_apicid >> index_msb;
166f62bae50SIngo Molnar }
167f62bae50SIngo Molnar 
168f62bae50SIngo Molnar static void x2apic_send_IPI_self(int vector)
169f62bae50SIngo Molnar {
170f62bae50SIngo Molnar 	apic_write(APIC_SELF_IPI, vector);
171f62bae50SIngo Molnar }
172f62bae50SIngo Molnar 
173f62bae50SIngo Molnar static void init_x2apic_ldr(void)
174f62bae50SIngo Molnar {
175f62bae50SIngo Molnar }
176f62bae50SIngo Molnar 
177f62bae50SIngo Molnar struct apic apic_x2apic_phys = {
178f62bae50SIngo Molnar 
179f62bae50SIngo Molnar 	.name				= "physical x2apic",
180f62bae50SIngo Molnar 	.probe				= NULL,
181f62bae50SIngo Molnar 	.acpi_madt_oem_check		= x2apic_acpi_madt_oem_check,
182f62bae50SIngo Molnar 	.apic_id_registered		= x2apic_apic_id_registered,
183f62bae50SIngo Molnar 
184f62bae50SIngo Molnar 	.irq_delivery_mode		= dest_Fixed,
185f62bae50SIngo Molnar 	.irq_dest_mode			= 0, /* physical */
186f62bae50SIngo Molnar 
187f62bae50SIngo Molnar 	.target_cpus			= x2apic_target_cpus,
188f62bae50SIngo Molnar 	.disable_esr			= 0,
189f62bae50SIngo Molnar 	.dest_logical			= 0,
190f62bae50SIngo Molnar 	.check_apicid_used		= NULL,
191f62bae50SIngo Molnar 	.check_apicid_present		= NULL,
192f62bae50SIngo Molnar 
193f62bae50SIngo Molnar 	.vector_allocation_domain	= x2apic_vector_allocation_domain,
194f62bae50SIngo Molnar 	.init_apic_ldr			= init_x2apic_ldr,
195f62bae50SIngo Molnar 
196f62bae50SIngo Molnar 	.ioapic_phys_id_map		= NULL,
197f62bae50SIngo Molnar 	.setup_apic_routing		= NULL,
198f62bae50SIngo Molnar 	.multi_timer_check		= NULL,
199f62bae50SIngo Molnar 	.apicid_to_node			= NULL,
200f62bae50SIngo Molnar 	.cpu_to_logical_apicid		= NULL,
201f62bae50SIngo Molnar 	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
202f62bae50SIngo Molnar 	.apicid_to_cpu_present		= NULL,
203f62bae50SIngo Molnar 	.setup_portio_remap		= NULL,
204f62bae50SIngo Molnar 	.check_phys_apicid_present	= default_check_phys_apicid_present,
205f62bae50SIngo Molnar 	.enable_apic_mode		= NULL,
206f62bae50SIngo Molnar 	.phys_pkg_id			= x2apic_phys_pkg_id,
207f62bae50SIngo Molnar 	.mps_oem_check			= NULL,
208f62bae50SIngo Molnar 
209f62bae50SIngo Molnar 	.get_apic_id			= x2apic_phys_get_apic_id,
210f62bae50SIngo Molnar 	.set_apic_id			= set_apic_id,
211f62bae50SIngo Molnar 	.apic_id_mask			= 0xFFFFFFFFu,
212f62bae50SIngo Molnar 
213f62bae50SIngo Molnar 	.cpu_mask_to_apicid		= x2apic_cpu_mask_to_apicid,
214f62bae50SIngo Molnar 	.cpu_mask_to_apicid_and		= x2apic_cpu_mask_to_apicid_and,
215f62bae50SIngo Molnar 
216f62bae50SIngo Molnar 	.send_IPI_mask			= x2apic_send_IPI_mask,
217f62bae50SIngo Molnar 	.send_IPI_mask_allbutself	= x2apic_send_IPI_mask_allbutself,
218f62bae50SIngo Molnar 	.send_IPI_allbutself		= x2apic_send_IPI_allbutself,
219f62bae50SIngo Molnar 	.send_IPI_all			= x2apic_send_IPI_all,
220f62bae50SIngo Molnar 	.send_IPI_self			= x2apic_send_IPI_self,
221f62bae50SIngo Molnar 
222f62bae50SIngo Molnar 	.trampoline_phys_low		= DEFAULT_TRAMPOLINE_PHYS_LOW,
223f62bae50SIngo Molnar 	.trampoline_phys_high		= DEFAULT_TRAMPOLINE_PHYS_HIGH,
224f62bae50SIngo Molnar 	.wait_for_init_deassert		= NULL,
225f62bae50SIngo Molnar 	.smp_callin_clear_local_apic	= NULL,
226f62bae50SIngo Molnar 	.inquire_remote_apic		= NULL,
227f62bae50SIngo Molnar 
228f62bae50SIngo Molnar 	.read				= native_apic_msr_read,
229f62bae50SIngo Molnar 	.write				= native_apic_msr_write,
230f62bae50SIngo Molnar 	.icr_read			= native_x2apic_icr_read,
231f62bae50SIngo Molnar 	.icr_write			= native_x2apic_icr_write,
232f62bae50SIngo Molnar 	.wait_icr_idle			= native_x2apic_wait_icr_idle,
233f62bae50SIngo Molnar 	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
234f62bae50SIngo Molnar };
235