1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
21965aae3SH. Peter Anvin #ifndef _ASM_X86_MCE_H
31965aae3SH. Peter Anvin #define _ASM_X86_MCE_H
4bb898558SAl Viro
5af170c50SDavid Howells #include <uapi/asm/mce.h>
6bb898558SAl Viro
7f51bde6fSBorislav Petkov /*
8f51bde6fSBorislav Petkov * Machine Check support for x86
9f51bde6fSBorislav Petkov */
10f51bde6fSBorislav Petkov
11f51bde6fSBorislav Petkov /* MCG_CAP register defines */
12f51bde6fSBorislav Petkov #define MCG_BANKCNT_MASK 0xff /* Number of Banks */
1393ac5754SQiuxu Zhuo #define MCG_CTL_P BIT_ULL(8) /* MCG_CTL register available */
1493ac5754SQiuxu Zhuo #define MCG_EXT_P BIT_ULL(9) /* Extended registers available */
1593ac5754SQiuxu Zhuo #define MCG_CMCI_P BIT_ULL(10) /* CMCI supported */
16f51bde6fSBorislav Petkov #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
17f51bde6fSBorislav Petkov #define MCG_EXT_CNT_SHIFT 16
18f51bde6fSBorislav Petkov #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
1993ac5754SQiuxu Zhuo #define MCG_SER_P BIT_ULL(24) /* MCA recovery/new status bits */
2093ac5754SQiuxu Zhuo #define MCG_ELOG_P BIT_ULL(26) /* Extended error log supported */
2193ac5754SQiuxu Zhuo #define MCG_LMCE_P BIT_ULL(27) /* Local machine check supported */
22f51bde6fSBorislav Petkov
23f51bde6fSBorislav Petkov /* MCG_STATUS register defines */
2493ac5754SQiuxu Zhuo #define MCG_STATUS_RIPV BIT_ULL(0) /* restart ip valid */
2593ac5754SQiuxu Zhuo #define MCG_STATUS_EIPV BIT_ULL(1) /* ip points to correct instruction */
2693ac5754SQiuxu Zhuo #define MCG_STATUS_MCIP BIT_ULL(2) /* machine check in progress */
2793ac5754SQiuxu Zhuo #define MCG_STATUS_LMCES BIT_ULL(3) /* LMCE signaled */
28bc12edb8SAshok Raj
29bc12edb8SAshok Raj /* MCG_EXT_CTL register defines */
3093ac5754SQiuxu Zhuo #define MCG_EXT_CTL_LMCE_EN BIT_ULL(0) /* Enable LMCE */
31f51bde6fSBorislav Petkov
32f51bde6fSBorislav Petkov /* MCi_STATUS register defines */
3393ac5754SQiuxu Zhuo #define MCI_STATUS_VAL BIT_ULL(63) /* valid error */
3493ac5754SQiuxu Zhuo #define MCI_STATUS_OVER BIT_ULL(62) /* previous errors lost */
3593ac5754SQiuxu Zhuo #define MCI_STATUS_UC BIT_ULL(61) /* uncorrected error */
3693ac5754SQiuxu Zhuo #define MCI_STATUS_EN BIT_ULL(60) /* error enabled */
3793ac5754SQiuxu Zhuo #define MCI_STATUS_MISCV BIT_ULL(59) /* misc error reg. valid */
3893ac5754SQiuxu Zhuo #define MCI_STATUS_ADDRV BIT_ULL(58) /* addr reg. valid */
3993ac5754SQiuxu Zhuo #define MCI_STATUS_PCC BIT_ULL(57) /* processor context corrupt */
4093ac5754SQiuxu Zhuo #define MCI_STATUS_S BIT_ULL(56) /* Signaled machine check */
4193ac5754SQiuxu Zhuo #define MCI_STATUS_AR BIT_ULL(55) /* Action required */
42e5276b1fSQiuxu Zhuo #define MCI_STATUS_CEC_SHIFT 38 /* Corrected Error Count */
43e5276b1fSQiuxu Zhuo #define MCI_STATUS_CEC_MASK GENMASK_ULL(52,38)
44e5276b1fSQiuxu Zhuo #define MCI_STATUS_CEC(c) (((c) & MCI_STATUS_CEC_MASK) >> MCI_STATUS_CEC_SHIFT)
452738c69aSYouquan Song #define MCI_STATUS_MSCOD(m) (((m) >> 16) & 0xffff)
460ca06c08STony Luck
47e3480271SChen Yucong /* AMD-specific bits */
4893ac5754SQiuxu Zhuo #define MCI_STATUS_TCC BIT_ULL(55) /* Task context corrupt */
4993ac5754SQiuxu Zhuo #define MCI_STATUS_SYNDV BIT_ULL(53) /* synd reg. valid */
5093ac5754SQiuxu Zhuo #define MCI_STATUS_DEFERRED BIT_ULL(44) /* uncorrected error, deferred exception */
5193ac5754SQiuxu Zhuo #define MCI_STATUS_POISON BIT_ULL(43) /* access poisonous data */
523f4da372SYazen Ghannam #define MCI_STATUS_SCRUB BIT_ULL(40) /* Error detected during scrub operation */
53be0aec23SAravind Gopalakrishnan
54be0aec23SAravind Gopalakrishnan /*
55be0aec23SAravind Gopalakrishnan * McaX field if set indicates a given bank supports MCA extensions:
56be0aec23SAravind Gopalakrishnan * - Deferred error interrupt type is specifiable by bank.
57be0aec23SAravind Gopalakrishnan * - MCx_MISC0[BlkPtr] field indicates presence of extended MISC registers,
58be0aec23SAravind Gopalakrishnan * But should not be used to determine MSR numbers.
59be0aec23SAravind Gopalakrishnan * - TCC bit is present in MCx_STATUS.
60be0aec23SAravind Gopalakrishnan */
61be0aec23SAravind Gopalakrishnan #define MCI_CONFIG_MCAX 0x1
62be0aec23SAravind Gopalakrishnan #define MCI_IPID_MCATYPE 0xFFFF0000
63be0aec23SAravind Gopalakrishnan #define MCI_IPID_HWID 0xFFF
64e3480271SChen Yucong
650ca06c08STony Luck /*
660ca06c08STony Luck * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
670ca06c08STony Luck * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
680ca06c08STony Luck * errors to indicate that errors are being filtered by hardware.
690ca06c08STony Luck * We should mask out bit 12 when looking for specific signatures
700ca06c08STony Luck * of uncorrected errors - so the F bit is deliberately skipped
710ca06c08STony Luck * in this #define.
720ca06c08STony Luck */
730ca06c08STony Luck #define MCACOD 0xefff /* MCA Error Code */
74f51bde6fSBorislav Petkov
75f51bde6fSBorislav Petkov /* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
76f51bde6fSBorislav Petkov #define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
770ca06c08STony Luck #define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
78f51bde6fSBorislav Petkov #define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
79f51bde6fSBorislav Petkov #define MCACOD_DATA 0x0134 /* Data Load */
80f51bde6fSBorislav Petkov #define MCACOD_INSTR 0x0150 /* Instruction Fetch */
81f51bde6fSBorislav Petkov
82f51bde6fSBorislav Petkov /* MCi_MISC register defines */
83f51bde6fSBorislav Petkov #define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
84f51bde6fSBorislav Petkov #define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
85f51bde6fSBorislav Petkov #define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
86f51bde6fSBorislav Petkov #define MCI_MISC_ADDR_LINEAR 1 /* linear address */
87f51bde6fSBorislav Petkov #define MCI_MISC_ADDR_PHYS 2 /* physical address */
88f51bde6fSBorislav Petkov #define MCI_MISC_ADDR_MEM 3 /* memory address */
89f51bde6fSBorislav Petkov #define MCI_MISC_ADDR_GENERIC 7 /* generic */
90f51bde6fSBorislav Petkov
918a01ec97STony Luck /* MCi_ADDR register defines */
928a01ec97STony Luck #define MCI_ADDR_PHYSADDR GENMASK_ULL(boot_cpu_data.x86_phys_bits - 1, 0)
938a01ec97STony Luck
94f51bde6fSBorislav Petkov /* CTL2 register defines */
9593ac5754SQiuxu Zhuo #define MCI_CTL2_CMCI_EN BIT_ULL(30)
96f51bde6fSBorislav Petkov #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
97f51bde6fSBorislav Petkov
98f51bde6fSBorislav Petkov #define MCJ_CTX_MASK 3
99f51bde6fSBorislav Petkov #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
100f51bde6fSBorislav Petkov #define MCJ_CTX_RANDOM 0 /* inject context: random */
101f51bde6fSBorislav Petkov #define MCJ_CTX_PROCESS 0x1 /* inject context: process */
102f51bde6fSBorislav Petkov #define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
103f51bde6fSBorislav Petkov #define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
104f51bde6fSBorislav Petkov #define MCJ_EXCEPTION 0x8 /* raise as exception */
105a9093684SMathias Krause #define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
106f51bde6fSBorislav Petkov
107f51bde6fSBorislav Petkov #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
108f51bde6fSBorislav Petkov
109d8ecca40STony Luck #define MCE_LOG_MIN_LEN 32U
110f51bde6fSBorislav Petkov #define MCE_LOG_SIGNATURE "MACHINECHECK"
111f51bde6fSBorislav Petkov
112adc53f2eSAravind Gopalakrishnan /* AMD Scalable MCA */
113a9750a31SYazen Ghannam #define MSR_AMD64_SMCA_MC0_CTL 0xc0002000
114a9750a31SYazen Ghannam #define MSR_AMD64_SMCA_MC0_STATUS 0xc0002001
115a9750a31SYazen Ghannam #define MSR_AMD64_SMCA_MC0_ADDR 0xc0002002
1168dd1e17aSAravind Gopalakrishnan #define MSR_AMD64_SMCA_MC0_MISC0 0xc0002003
117adc53f2eSAravind Gopalakrishnan #define MSR_AMD64_SMCA_MC0_CONFIG 0xc0002004
118be0aec23SAravind Gopalakrishnan #define MSR_AMD64_SMCA_MC0_IPID 0xc0002005
119db819d60SYazen Ghannam #define MSR_AMD64_SMCA_MC0_SYND 0xc0002006
12034102009SYazen Ghannam #define MSR_AMD64_SMCA_MC0_DESTAT 0xc0002008
12134102009SYazen Ghannam #define MSR_AMD64_SMCA_MC0_DEADDR 0xc0002009
1228dd1e17aSAravind Gopalakrishnan #define MSR_AMD64_SMCA_MC0_MISC1 0xc000200a
123a9750a31SYazen Ghannam #define MSR_AMD64_SMCA_MCx_CTL(x) (MSR_AMD64_SMCA_MC0_CTL + 0x10*(x))
124a9750a31SYazen Ghannam #define MSR_AMD64_SMCA_MCx_STATUS(x) (MSR_AMD64_SMCA_MC0_STATUS + 0x10*(x))
125a9750a31SYazen Ghannam #define MSR_AMD64_SMCA_MCx_ADDR(x) (MSR_AMD64_SMCA_MC0_ADDR + 0x10*(x))
1268dd1e17aSAravind Gopalakrishnan #define MSR_AMD64_SMCA_MCx_MISC(x) (MSR_AMD64_SMCA_MC0_MISC0 + 0x10*(x))
127adc53f2eSAravind Gopalakrishnan #define MSR_AMD64_SMCA_MCx_CONFIG(x) (MSR_AMD64_SMCA_MC0_CONFIG + 0x10*(x))
128be0aec23SAravind Gopalakrishnan #define MSR_AMD64_SMCA_MCx_IPID(x) (MSR_AMD64_SMCA_MC0_IPID + 0x10*(x))
129db819d60SYazen Ghannam #define MSR_AMD64_SMCA_MCx_SYND(x) (MSR_AMD64_SMCA_MC0_SYND + 0x10*(x))
13034102009SYazen Ghannam #define MSR_AMD64_SMCA_MCx_DESTAT(x) (MSR_AMD64_SMCA_MC0_DESTAT + 0x10*(x))
13134102009SYazen Ghannam #define MSR_AMD64_SMCA_MCx_DEADDR(x) (MSR_AMD64_SMCA_MC0_DEADDR + 0x10*(x))
1328dd1e17aSAravind Gopalakrishnan #define MSR_AMD64_SMCA_MCx_MISCy(x, y) ((MSR_AMD64_SMCA_MC0_MISC1 + y) + (0x10*(x)))
133adc53f2eSAravind Gopalakrishnan
1343e0fdec8SBorislav Petkov #define XEC(x, mask) (((x) >> 16) & mask)
1353e0fdec8SBorislav Petkov
1361de08dccSTony Luck /* mce.kflags flag bits for logging etc. */
1371de08dccSTony Luck #define MCE_HANDLED_CEC BIT_ULL(0)
1381de08dccSTony Luck #define MCE_HANDLED_UC BIT_ULL(1)
1391de08dccSTony Luck #define MCE_HANDLED_EXTLOG BIT_ULL(2)
1401de08dccSTony Luck #define MCE_HANDLED_NFIT BIT_ULL(3)
1411de08dccSTony Luck #define MCE_HANDLED_EDAC BIT_ULL(4)
1421de08dccSTony Luck #define MCE_HANDLED_MCELOG BIT_ULL(5)
143278b917fSYouquan Song
144278b917fSYouquan Song /*
145278b917fSYouquan Song * Indicates an MCE which has happened in kernel space but from
146278b917fSYouquan Song * which the kernel can recover simply by executing fixup_exception()
147278b917fSYouquan Song * so that an error is returned to the caller of the function that
148278b917fSYouquan Song * hit the machine check.
149278b917fSYouquan Song */
1501df73b21SBorislav Petkov #define MCE_IN_KERNEL_RECOV BIT_ULL(6)
1511de08dccSTony Luck
152f51bde6fSBorislav Petkov /*
153278b917fSYouquan Song * Indicates an MCE that happened in kernel space while copying data
154278b917fSYouquan Song * from user. In this case fixup_exception() gets the kernel to the
155278b917fSYouquan Song * error exit for the copy function. Machine check handler can then
156278b917fSYouquan Song * treat it like a fault taken in user mode.
157278b917fSYouquan Song */
158278b917fSYouquan Song #define MCE_IN_KERNEL_COPYIN BIT_ULL(7)
159278b917fSYouquan Song
160278b917fSYouquan Song /*
161f51bde6fSBorislav Petkov * This structure contains all data related to the MCE log. Also
162f51bde6fSBorislav Petkov * carries a signature to make it easier to find from external
163f51bde6fSBorislav Petkov * debugging tools. Each entry is only valid when its finished flag
164f51bde6fSBorislav Petkov * is set.
165f51bde6fSBorislav Petkov */
166e64edfccSBorislav Petkov struct mce_log_buffer {
167f51bde6fSBorislav Petkov char signature[12]; /* "MACHINECHECK" */
168d8ecca40STony Luck unsigned len; /* = elements in .mce_entry[] */
169f51bde6fSBorislav Petkov unsigned next;
170f51bde6fSBorislav Petkov unsigned flags;
171f51bde6fSBorislav Petkov unsigned recordlen; /* length of struct mce */
172d8ecca40STony Luck struct mce entry[];
173f51bde6fSBorislav Petkov };
174d203f0b8SBorislav Petkov
175c9c6d216STony Luck /* Highest last */
1769026cc82SBorislav Petkov enum mce_notifier_prios {
177c9c6d216STony Luck MCE_PRIO_LOWEST,
178c9c6d216STony Luck MCE_PRIO_MCELOG,
179c9c6d216STony Luck MCE_PRIO_EDAC,
180c9c6d216STony Luck MCE_PRIO_NFIT,
181c9c6d216STony Luck MCE_PRIO_EXTLOG,
182c9c6d216STony Luck MCE_PRIO_UC,
183c9c6d216STony Luck MCE_PRIO_EARLY,
18415af3659SZhen Lei MCE_PRIO_CEC,
18515af3659SZhen Lei MCE_PRIO_HIGHEST = MCE_PRIO_CEC
1869026cc82SBorislav Petkov };
1879026cc82SBorislav Petkov
188704ae091SArnd Bergmann struct notifier_block;
189eef4dfa0SBorislav Petkov extern void mce_register_decode_chain(struct notifier_block *nb);
1903653ada5SBorislav Petkov extern void mce_unregister_decode_chain(struct notifier_block *nb);
191df39a2e4SAlan Cox
1929e55e44eSHidetoshi Seto #include <linux/percpu.h>
19360063497SArun Sharma #include <linux/atomic.h>
1949e55e44eSHidetoshi Seto
195c6978369SHidetoshi Seto extern int mce_p5_enabled;
196bb898558SAl Viro
197ec6347bbSDan Williams #ifdef CONFIG_ARCH_HAS_COPY_MC
198ec6347bbSDan Williams extern void enable_copy_mc_fragile(void);
199ec6347bbSDan Williams unsigned long __must_check copy_mc_fragile(void *dst, const void *src, unsigned cnt);
200ec6347bbSDan Williams #else
enable_copy_mc_fragile(void)201ec6347bbSDan Williams static inline void enable_copy_mc_fragile(void)
202ec6347bbSDan Williams {
203ec6347bbSDan Williams }
204ec6347bbSDan Williams #endif
205ec6347bbSDan Williams
2064a24d80bSSmita Koralahalli struct cper_ia_proc_ctx;
2074a24d80bSSmita Koralahalli
20858995d2dSHidetoshi Seto #ifdef CONFIG_X86_MCE
209a2202aa2SYong Wang int mcheck_init(void);
2105e09954aSBorislav Petkov void mcheck_cpu_init(struct cpuinfo_x86 *c);
2118838eb6cSAshok Raj void mcheck_cpu_clear(struct cpuinfo_x86 *c);
2124a24d80bSSmita Koralahalli int apei_smca_report_x86_error(struct cper_ia_proc_ctx *ctx_info,
2134a24d80bSSmita Koralahalli u64 lapic_id);
21458995d2dSHidetoshi Seto #else
mcheck_init(void)215a2202aa2SYong Wang static inline int mcheck_init(void) { return 0; }
mcheck_cpu_init(struct cpuinfo_x86 * c)2165e09954aSBorislav Petkov static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
mcheck_cpu_clear(struct cpuinfo_x86 * c)2178838eb6cSAshok Raj static inline void mcheck_cpu_clear(struct cpuinfo_x86 *c) {}
apei_smca_report_x86_error(struct cper_ia_proc_ctx * ctx_info,u64 lapic_id)2184a24d80bSSmita Koralahalli static inline int apei_smca_report_x86_error(struct cper_ia_proc_ctx *ctx_info,
2194a24d80bSSmita Koralahalli u64 lapic_id) { return -EINVAL; }
22058995d2dSHidetoshi Seto #endif
22158995d2dSHidetoshi Seto
222b5f2fa4eSAndi Kleen void mce_setup(struct mce *m);
223bb898558SAl Viro void mce_log(struct mce *m);
224d6126ef5SGreg Kroah-Hartman DECLARE_PER_CPU(struct device *, mce_device);
225bb898558SAl Viro
226a0bc32b3SAkshay Gupta /* Maximum number of MCA banks per CPU. */
227a0bc32b3SAkshay Gupta #define MAX_NR_BANKS 64
22841fdff32SAndi Kleen
229bb898558SAl Viro #ifdef CONFIG_X86_MCE_INTEL
230bb898558SAl Viro void mce_intel_feature_init(struct cpuinfo_x86 *c);
2318838eb6cSAshok Raj void mce_intel_feature_clear(struct cpuinfo_x86 *c);
23288ccbeddSAndi Kleen void cmci_clear(void);
23388ccbeddSAndi Kleen void cmci_reenable(void);
2347a0c819dSSrivatsa S. Bhat void cmci_rediscover(void);
23588ccbeddSAndi Kleen void cmci_recheck(void);
236bb898558SAl Viro #else
mce_intel_feature_init(struct cpuinfo_x86 * c)237bb898558SAl Viro static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
mce_intel_feature_clear(struct cpuinfo_x86 * c)2388838eb6cSAshok Raj static inline void mce_intel_feature_clear(struct cpuinfo_x86 *c) { }
cmci_clear(void)23988ccbeddSAndi Kleen static inline void cmci_clear(void) {}
cmci_reenable(void)24088ccbeddSAndi Kleen static inline void cmci_reenable(void) {}
cmci_rediscover(void)2417a0c819dSSrivatsa S. Bhat static inline void cmci_rediscover(void) {}
cmci_recheck(void)24288ccbeddSAndi Kleen static inline void cmci_recheck(void) {}
243bb898558SAl Viro #endif
244bb898558SAl Viro
24538736072SH. Peter Anvin int mce_available(struct cpuinfo_x86 *c);
2462d1f4061SBorislav Petkov bool mce_is_memory_error(struct mce *m);
2475d96c934SVishal Verma bool mce_is_correctable(struct mce *m);
248e8a308e5SVishal Verma int mce_usable_address(struct mce *m);
24988ccbeddSAndi Kleen
25001ca79f1SAndi Kleen DECLARE_PER_CPU(unsigned, mce_exception_count);
251ca84f696SAndi Kleen DECLARE_PER_CPU(unsigned, mce_poll_count);
25201ca79f1SAndi Kleen
253ee031c31SAndi Kleen typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
254ee031c31SAndi Kleen DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
255ee031c31SAndi Kleen
256b79109c3SAndi Kleen enum mcp_flags {
2573f2f0680SBorislav Petkov MCP_TIMESTAMP = BIT(0), /* log time stamp */
2583f2f0680SBorislav Petkov MCP_UC = BIT(1), /* log uncorrected errors */
2593f2f0680SBorislav Petkov MCP_DONTLOG = BIT(2), /* only clear, don't log */
2603bff147bSBorislav Petkov MCP_QUEUE_LOG = BIT(3), /* only queue to genpool */
261b79109c3SAndi Kleen };
2623f2f0680SBorislav Petkov bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
263b79109c3SAndi Kleen
2649ff36ee9SAndi Kleen int mce_notify_irq(void);
265bb898558SAl Viro
266ea149b36SAndi Kleen DECLARE_PER_CPU(struct mce, injectm);
26766f5ddf3SLuck, Tony
268c3d1fb56SNaveen N. Rao /* Disable CMCI/polling for MCA bank claimed by firmware */
269c3d1fb56SNaveen N. Rao extern void mce_disable_bank(int bank);
270c3d1fb56SNaveen N. Rao
27158995d2dSHidetoshi Seto /*
27258995d2dSHidetoshi Seto * Exception handler
27358995d2dSHidetoshi Seto */
2748cd501c1SThomas Gleixner void do_machine_check(struct pt_regs *pt_regs);
27558995d2dSHidetoshi Seto
27658995d2dSHidetoshi Seto /*
27758995d2dSHidetoshi Seto * Threshold handler
27858995d2dSHidetoshi Seto */
279b2762686SAndi Kleen extern void (*mce_threshold_vector)(void);
280b2762686SAndi Kleen
28124fd78a8SAravind Gopalakrishnan /* Deferred error interrupt handler */
28224fd78a8SAravind Gopalakrishnan extern void (*deferred_error_int_vector)(void);
28324fd78a8SAravind Gopalakrishnan
284e8ce2c5eSHidetoshi Seto /*
285d334a491SHuang Ying * Used by APEI to report memory error via /dev/mcelog
286d334a491SHuang Ying */
287d334a491SHuang Ying
288d334a491SHuang Ying struct cper_sec_mem_err;
289d334a491SHuang Ying extern void apei_mce_report_mem_error(int corrected,
290d334a491SHuang Ying struct cper_sec_mem_err *mem_err);
291d334a491SHuang Ying
292be0aec23SAravind Gopalakrishnan /*
293be0aec23SAravind Gopalakrishnan * Enumerate new IP types and HWID values in AMD processors which support
294be0aec23SAravind Gopalakrishnan * Scalable MCA.
295be0aec23SAravind Gopalakrishnan */
296be0aec23SAravind Gopalakrishnan #ifdef CONFIG_X86_MCE_AMD
2975896820eSYazen Ghannam
2985896820eSYazen Ghannam /* These may be used by multiple smca_hwid_mcatypes */
2995896820eSYazen Ghannam enum smca_bank_types {
3005896820eSYazen Ghannam SMCA_LS = 0, /* Load Store */
30194a311ceSMuralidhara M K SMCA_LS_V2,
3025896820eSYazen Ghannam SMCA_IF, /* Instruction Fetch */
3035896820eSYazen Ghannam SMCA_L2_CACHE, /* L2 Cache */
3045896820eSYazen Ghannam SMCA_DE, /* Decoder Unit */
30568627a69SYazen Ghannam SMCA_RESERVED, /* Reserved */
3065896820eSYazen Ghannam SMCA_EX, /* Execution Unit */
3075896820eSYazen Ghannam SMCA_FP, /* Floating Point */
3085896820eSYazen Ghannam SMCA_L3_CACHE, /* L3 Cache */
3095896820eSYazen Ghannam SMCA_CS, /* Coherent Slave */
31094a311ceSMuralidhara M K SMCA_CS_V2,
3115896820eSYazen Ghannam SMCA_PIE, /* Power, Interrupts, etc. */
312be0aec23SAravind Gopalakrishnan SMCA_UMC, /* Unified Memory Controller */
31394a311ceSMuralidhara M K SMCA_UMC_V2,
314be0aec23SAravind Gopalakrishnan SMCA_PB, /* Parameter Block */
315be0aec23SAravind Gopalakrishnan SMCA_PSP, /* Platform Security Processor */
31694a311ceSMuralidhara M K SMCA_PSP_V2,
317be0aec23SAravind Gopalakrishnan SMCA_SMU, /* System Management Unit */
31894a311ceSMuralidhara M K SMCA_SMU_V2,
319cbfa447eSYazen Ghannam SMCA_MP5, /* Microprocessor 5 Unit */
3205176a93aSYazen Ghannam SMCA_MPDMA, /* MPDMA Unit */
321cbfa447eSYazen Ghannam SMCA_NBIO, /* Northbridge IO Unit */
322cbfa447eSYazen Ghannam SMCA_PCIE, /* PCI Express Unit */
32394a311ceSMuralidhara M K SMCA_PCIE_V2,
32494a311ceSMuralidhara M K SMCA_XGMI_PCS, /* xGMI PCS Unit */
3255176a93aSYazen Ghannam SMCA_NBIF, /* NBIF Unit */
3265176a93aSYazen Ghannam SMCA_SHUB, /* System HUB Unit */
3275176a93aSYazen Ghannam SMCA_SATA, /* SATA Unit */
3285176a93aSYazen Ghannam SMCA_USB, /* USB Unit */
3295176a93aSYazen Ghannam SMCA_GMI_PCS, /* GMI PCS Unit */
33094a311ceSMuralidhara M K SMCA_XGMI_PHY, /* xGMI PHY Unit */
33194a311ceSMuralidhara M K SMCA_WAFL_PHY, /* WAFL PHY Unit */
3325176a93aSYazen Ghannam SMCA_GMI_PHY, /* GMI PHY Unit */
3335896820eSYazen Ghannam N_SMCA_BANK_TYPES
334be0aec23SAravind Gopalakrishnan };
335be0aec23SAravind Gopalakrishnan
336c09a8c40SBorislav Petkov extern const char *smca_get_long_name(enum smca_bank_types t);
337c6708d50SYazen Ghannam extern bool amd_mce_is_memory_error(struct mce *m);
338e71c3978SLinus Torvalds
3394d7b02d5SSebastian Andrzej Siewior extern int mce_threshold_create_device(unsigned int cpu);
3404d7b02d5SSebastian Andrzej Siewior extern int mce_threshold_remove_device(unsigned int cpu);
341e71c3978SLinus Torvalds
3429308fd40SYazen Ghannam void mce_amd_feature_init(struct cpuinfo_x86 *c);
34391f75eb4SYazen Ghannam enum smca_bank_types smca_get_bank_type(unsigned int cpu, unsigned int bank);
3444d7b02d5SSebastian Andrzej Siewior #else
3455896820eSYazen Ghannam
mce_threshold_create_device(unsigned int cpu)3464d7b02d5SSebastian Andrzej Siewior static inline int mce_threshold_create_device(unsigned int cpu) { return 0; };
mce_threshold_remove_device(unsigned int cpu)3474d7b02d5SSebastian Andrzej Siewior static inline int mce_threshold_remove_device(unsigned int cpu) { return 0; };
amd_mce_is_memory_error(struct mce * m)348c6708d50SYazen Ghannam static inline bool amd_mce_is_memory_error(struct mce *m) { return false; };
mce_amd_feature_init(struct cpuinfo_x86 * c)3499308fd40SYazen Ghannam static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
350be0aec23SAravind Gopalakrishnan #endif
351be0aec23SAravind Gopalakrishnan
mce_hygon_feature_init(struct cpuinfo_x86 * c)3529308fd40SYazen Ghannam static inline void mce_hygon_feature_init(struct cpuinfo_x86 *c) { return mce_amd_feature_init(c); }
353*e9c2a283SArnd Bergmann
354*e9c2a283SArnd Bergmann unsigned long copy_mc_fragile_handle_tail(char *to, char *from, unsigned len);
355*e9c2a283SArnd Bergmann
3561965aae3SH. Peter Anvin #endif /* _ASM_X86_MCE_H */
357