11965aae3SH. Peter Anvin #ifndef _ASM_X86_I8259_H 21965aae3SH. Peter Anvin #define _ASM_X86_I8259_H 3bb898558SAl Viro 4bb898558SAl Viro #include <linux/delay.h> 5bb898558SAl Viro 6bb898558SAl Viro extern unsigned int cached_irq_mask; 7bb898558SAl Viro 8bb898558SAl Viro #define __byte(x, y) (((unsigned char *)&(y))[x]) 9bb898558SAl Viro #define cached_master_mask (__byte(0, cached_irq_mask)) 10bb898558SAl Viro #define cached_slave_mask (__byte(1, cached_irq_mask)) 11bb898558SAl Viro 12bb898558SAl Viro /* i8259A PIC registers */ 13bb898558SAl Viro #define PIC_MASTER_CMD 0x20 14bb898558SAl Viro #define PIC_MASTER_IMR 0x21 15bb898558SAl Viro #define PIC_MASTER_ISR PIC_MASTER_CMD 16bb898558SAl Viro #define PIC_MASTER_POLL PIC_MASTER_ISR 17bb898558SAl Viro #define PIC_MASTER_OCW3 PIC_MASTER_ISR 18bb898558SAl Viro #define PIC_SLAVE_CMD 0xa0 19bb898558SAl Viro #define PIC_SLAVE_IMR 0xa1 20bb898558SAl Viro 21bb898558SAl Viro /* i8259A PIC related value */ 22bb898558SAl Viro #define PIC_CASCADE_IR 2 23bb898558SAl Viro #define MASTER_ICW4_DEFAULT 0x01 24bb898558SAl Viro #define SLAVE_ICW4_DEFAULT 0x01 25bb898558SAl Viro #define PIC_ICW4_AEOI 2 26bb898558SAl Viro 275619c280SThomas Gleixner extern raw_spinlock_t i8259A_lock; 28bb898558SAl Viro 29bb898558SAl Viro /* the PIC may need a careful delay on some platforms, hence specific calls */ 30bb898558SAl Viro static inline unsigned char inb_pic(unsigned int port) 31bb898558SAl Viro { 32bb898558SAl Viro unsigned char value = inb(port); 33bb898558SAl Viro 34bb898558SAl Viro /* 35bb898558SAl Viro * delay for some accesses to PIC on motherboard or in chipset 36bb898558SAl Viro * must be at least one microsecond, so be safe here: 37bb898558SAl Viro */ 38bb898558SAl Viro udelay(2); 39bb898558SAl Viro 40bb898558SAl Viro return value; 41bb898558SAl Viro } 42bb898558SAl Viro 43bb898558SAl Viro static inline void outb_pic(unsigned char value, unsigned int port) 44bb898558SAl Viro { 45bb898558SAl Viro outb(value, port); 46bb898558SAl Viro /* 47bb898558SAl Viro * delay for some accesses to PIC on motherboard or in chipset 48bb898558SAl Viro * must be at least one microsecond, so be safe here: 49bb898558SAl Viro */ 50bb898558SAl Viro udelay(2); 51bb898558SAl Viro } 52bb898558SAl Viro 53bb898558SAl Viro extern struct irq_chip i8259A_chip; 54bb898558SAl Viro 55ef354866SJacob Pan struct legacy_pic { 56ef354866SJacob Pan int nr_legacy_irqs; 57ef354866SJacob Pan struct irq_chip *chip; 584305df94SThomas Gleixner void (*mask)(unsigned int irq); 594305df94SThomas Gleixner void (*unmask)(unsigned int irq); 60ef354866SJacob Pan void (*mask_all)(void); 61ef354866SJacob Pan void (*restore_mask)(void); 62ef354866SJacob Pan void (*init)(int auto_eoi); 63*8c058b0bSVitaly Kuznetsov int (*probe)(void); 64ef354866SJacob Pan int (*irq_pending)(unsigned int irq); 65ef354866SJacob Pan void (*make_irq)(unsigned int irq); 66ef354866SJacob Pan }; 67ef354866SJacob Pan 68ef354866SJacob Pan extern struct legacy_pic *legacy_pic; 69ef354866SJacob Pan extern struct legacy_pic null_legacy_pic; 70ef354866SJacob Pan 7195d76accSJiang Liu static inline int nr_legacy_irqs(void) 7295d76accSJiang Liu { 7395d76accSJiang Liu return legacy_pic->nr_legacy_irqs; 7495d76accSJiang Liu } 7595d76accSJiang Liu 761965aae3SH. Peter Anvin #endif /* _ASM_X86_I8259_H */ 77