16a371bafSKim Phillips /* SPDX-License-Identifier: GPL-2.0 */ 26a371bafSKim Phillips /* 36a371bafSKim Phillips * From PPR Vol 1 for AMD Family 19h Model 01h B1 46a371bafSKim Phillips * 55898 Rev 0.35 - Feb 5, 2021 56a371bafSKim Phillips */ 66a371bafSKim Phillips 76a371bafSKim Phillips #include <asm/msr-index.h> 86a371bafSKim Phillips 9*610c2380SRavi Bangoria /* IBS_OP_DATA2 DataSrc */ 10*610c2380SRavi Bangoria #define IBS_DATA_SRC_LOC_CACHE 2 11*610c2380SRavi Bangoria #define IBS_DATA_SRC_DRAM 3 12*610c2380SRavi Bangoria #define IBS_DATA_SRC_REM_CACHE 4 13*610c2380SRavi Bangoria #define IBS_DATA_SRC_IO 7 14*610c2380SRavi Bangoria 15*610c2380SRavi Bangoria /* IBS_OP_DATA2 DataSrc Extension */ 16*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_LOC_CACHE 1 17*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_NEAR_CCX_CACHE 2 18*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_DRAM 3 19*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_FAR_CCX_CACHE 5 20*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_PMEM 6 21*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_IO 7 22*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_EXT_MEM 8 23*610c2380SRavi Bangoria #define IBS_DATA_SRC_EXT_PEER_AGENT_MEM 12 24*610c2380SRavi Bangoria 256a371bafSKim Phillips /* 266a371bafSKim Phillips * IBS Hardware MSRs 276a371bafSKim Phillips */ 286a371bafSKim Phillips 296a371bafSKim Phillips /* MSR 0xc0011030: IBS Fetch Control */ 306a371bafSKim Phillips union ibs_fetch_ctl { 316a371bafSKim Phillips __u64 val; 326a371bafSKim Phillips struct { 336a371bafSKim Phillips __u64 fetch_maxcnt:16,/* 0-15: instruction fetch max. count */ 346a371bafSKim Phillips fetch_cnt:16, /* 16-31: instruction fetch count */ 356a371bafSKim Phillips fetch_lat:16, /* 32-47: instruction fetch latency */ 366a371bafSKim Phillips fetch_en:1, /* 48: instruction fetch enable */ 376a371bafSKim Phillips fetch_val:1, /* 49: instruction fetch valid */ 386a371bafSKim Phillips fetch_comp:1, /* 50: instruction fetch complete */ 396a371bafSKim Phillips ic_miss:1, /* 51: i-cache miss */ 406a371bafSKim Phillips phy_addr_valid:1,/* 52: physical address valid */ 416a371bafSKim Phillips l1tlb_pgsz:2, /* 53-54: i-cache L1TLB page size 426a371bafSKim Phillips * (needs IbsPhyAddrValid) */ 436a371bafSKim Phillips l1tlb_miss:1, /* 55: i-cache fetch missed in L1TLB */ 446a371bafSKim Phillips l2tlb_miss:1, /* 56: i-cache fetch missed in L2TLB */ 456a371bafSKim Phillips rand_en:1, /* 57: random tagging enable */ 466a371bafSKim Phillips fetch_l2_miss:1,/* 58: L2 miss for sampled fetch 476a371bafSKim Phillips * (needs IbsFetchComp) */ 48326ecc15SRavi Bangoria l3_miss_only:1, /* 59: Collect L3 miss samples only */ 49326ecc15SRavi Bangoria fetch_oc_miss:1,/* 60: Op cache miss for the sampled fetch */ 50326ecc15SRavi Bangoria fetch_l3_miss:1,/* 61: L3 cache miss for the sampled fetch */ 51326ecc15SRavi Bangoria reserved:2; /* 62-63: reserved */ 526a371bafSKim Phillips }; 536a371bafSKim Phillips }; 546a371bafSKim Phillips 556a371bafSKim Phillips /* MSR 0xc0011033: IBS Execution Control */ 566a371bafSKim Phillips union ibs_op_ctl { 576a371bafSKim Phillips __u64 val; 586a371bafSKim Phillips struct { 596a371bafSKim Phillips __u64 opmaxcnt:16, /* 0-15: periodic op max. count */ 60326ecc15SRavi Bangoria l3_miss_only:1, /* 16: Collect L3 miss samples only */ 616a371bafSKim Phillips op_en:1, /* 17: op sampling enable */ 626a371bafSKim Phillips op_val:1, /* 18: op sample valid */ 636a371bafSKim Phillips cnt_ctl:1, /* 19: periodic op counter control */ 646a371bafSKim Phillips opmaxcnt_ext:7, /* 20-26: upper 7 bits of periodic op maximum count */ 65326ecc15SRavi Bangoria reserved0:5, /* 27-31: reserved */ 666a371bafSKim Phillips opcurcnt:27, /* 32-58: periodic op counter current count */ 67326ecc15SRavi Bangoria reserved1:5; /* 59-63: reserved */ 686a371bafSKim Phillips }; 696a371bafSKim Phillips }; 706a371bafSKim Phillips 719cb23f59SRavi Bangoria /* MSR 0xc0011035: IBS Op Data 1 */ 726a371bafSKim Phillips union ibs_op_data { 736a371bafSKim Phillips __u64 val; 746a371bafSKim Phillips struct { 756a371bafSKim Phillips __u64 comp_to_ret_ctr:16, /* 0-15: op completion to retire count */ 766a371bafSKim Phillips tag_to_ret_ctr:16, /* 15-31: op tag to retire count */ 776a371bafSKim Phillips reserved1:2, /* 32-33: reserved */ 786a371bafSKim Phillips op_return:1, /* 34: return op */ 796a371bafSKim Phillips op_brn_taken:1, /* 35: taken branch op */ 806a371bafSKim Phillips op_brn_misp:1, /* 36: mispredicted branch op */ 816a371bafSKim Phillips op_brn_ret:1, /* 37: branch op retired */ 826a371bafSKim Phillips op_rip_invalid:1, /* 38: RIP is invalid */ 836a371bafSKim Phillips op_brn_fuse:1, /* 39: fused branch op */ 846a371bafSKim Phillips op_microcode:1, /* 40: microcode op */ 856a371bafSKim Phillips reserved2:23; /* 41-63: reserved */ 866a371bafSKim Phillips }; 876a371bafSKim Phillips }; 886a371bafSKim Phillips 896a371bafSKim Phillips /* MSR 0xc0011036: IBS Op Data 2 */ 906a371bafSKim Phillips union ibs_op_data2 { 916a371bafSKim Phillips __u64 val; 926a371bafSKim Phillips struct { 93326ecc15SRavi Bangoria __u64 data_src_lo:3, /* 0-2: data source low */ 946a371bafSKim Phillips reserved0:1, /* 3: reserved */ 956a371bafSKim Phillips rmt_node:1, /* 4: destination node */ 966a371bafSKim Phillips cache_hit_st:1, /* 5: cache hit state */ 97326ecc15SRavi Bangoria data_src_hi:2, /* 6-7: data source high */ 98326ecc15SRavi Bangoria reserved1:56; /* 8-63: reserved */ 996a371bafSKim Phillips }; 1006a371bafSKim Phillips }; 1016a371bafSKim Phillips 1026a371bafSKim Phillips /* MSR 0xc0011037: IBS Op Data 3 */ 1036a371bafSKim Phillips union ibs_op_data3 { 1046a371bafSKim Phillips __u64 val; 1056a371bafSKim Phillips struct { 1066a371bafSKim Phillips __u64 ld_op:1, /* 0: load op */ 1076a371bafSKim Phillips st_op:1, /* 1: store op */ 1086a371bafSKim Phillips dc_l1tlb_miss:1, /* 2: data cache L1TLB miss */ 1096a371bafSKim Phillips dc_l2tlb_miss:1, /* 3: data cache L2TLB hit in 2M page */ 1106a371bafSKim Phillips dc_l1tlb_hit_2m:1, /* 4: data cache L1TLB hit in 2M page */ 1116a371bafSKim Phillips dc_l1tlb_hit_1g:1, /* 5: data cache L1TLB hit in 1G page */ 1126a371bafSKim Phillips dc_l2tlb_hit_2m:1, /* 6: data cache L2TLB hit in 2M page */ 1136a371bafSKim Phillips dc_miss:1, /* 7: data cache miss */ 1146a371bafSKim Phillips dc_mis_acc:1, /* 8: misaligned access */ 1156a371bafSKim Phillips reserved:4, /* 9-12: reserved */ 1166a371bafSKim Phillips dc_wc_mem_acc:1, /* 13: write combining memory access */ 1176a371bafSKim Phillips dc_uc_mem_acc:1, /* 14: uncacheable memory access */ 1186a371bafSKim Phillips dc_locked_op:1, /* 15: locked operation */ 1196a371bafSKim Phillips dc_miss_no_mab_alloc:1, /* 16: DC miss with no MAB allocated */ 1206a371bafSKim Phillips dc_lin_addr_valid:1, /* 17: data cache linear address valid */ 1216a371bafSKim Phillips dc_phy_addr_valid:1, /* 18: data cache physical address valid */ 1226a371bafSKim Phillips dc_l2_tlb_hit_1g:1, /* 19: data cache L2 hit in 1GB page */ 1236a371bafSKim Phillips l2_miss:1, /* 20: L2 cache miss */ 1246a371bafSKim Phillips sw_pf:1, /* 21: software prefetch */ 1256a371bafSKim Phillips op_mem_width:4, /* 22-25: load/store size in bytes */ 1266a371bafSKim Phillips op_dc_miss_open_mem_reqs:6, /* 26-31: outstanding mem reqs on DC fill */ 1276a371bafSKim Phillips dc_miss_lat:16, /* 32-47: data cache miss latency */ 1286a371bafSKim Phillips tlb_refill_lat:16; /* 48-63: L1 TLB refill latency */ 1296a371bafSKim Phillips }; 1306a371bafSKim Phillips }; 1316a371bafSKim Phillips 1326a371bafSKim Phillips /* MSR 0xc001103c: IBS Fetch Control Extended */ 1336a371bafSKim Phillips union ic_ibs_extd_ctl { 1346a371bafSKim Phillips __u64 val; 1356a371bafSKim Phillips struct { 1366a371bafSKim Phillips __u64 itlb_refill_lat:16, /* 0-15: ITLB Refill latency for sampled fetch */ 1376a371bafSKim Phillips reserved:48; /* 16-63: reserved */ 1386a371bafSKim Phillips }; 1396a371bafSKim Phillips }; 1406a371bafSKim Phillips 1416a371bafSKim Phillips /* 1426a371bafSKim Phillips * IBS driver related 1436a371bafSKim Phillips */ 1446a371bafSKim Phillips 1456a371bafSKim Phillips struct perf_ibs_data { 1466a371bafSKim Phillips u32 size; 1476a371bafSKim Phillips union { 1486a371bafSKim Phillips u32 data[0]; /* data buffer starts here */ 1496a371bafSKim Phillips u32 caps; 1506a371bafSKim Phillips }; 1516a371bafSKim Phillips u64 regs[MSR_AMD64_IBS_REG_COUNT_MAX]; 1526a371bafSKim Phillips }; 153