xref: /openbmc/linux/arch/sparc/kernel/visemul.c (revision 8ab102d60a0c19df602f3758848d55f0703bf9bb)
1a88b5ba8SSam Ravnborg /* visemul.c: Emulation of VIS instructions.
2a88b5ba8SSam Ravnborg  *
3a88b5ba8SSam Ravnborg  * Copyright (C) 2006 David S. Miller (davem@davemloft.net)
4a88b5ba8SSam Ravnborg  */
5a88b5ba8SSam Ravnborg #include <linux/kernel.h>
6a88b5ba8SSam Ravnborg #include <linux/errno.h>
7a88b5ba8SSam Ravnborg #include <linux/thread_info.h>
8121dd5f2SDavid S. Miller #include <linux/perf_event.h>
9a88b5ba8SSam Ravnborg 
10a88b5ba8SSam Ravnborg #include <asm/ptrace.h>
11a88b5ba8SSam Ravnborg #include <asm/pstate.h>
12a88b5ba8SSam Ravnborg #include <asm/fpumacro.h>
137c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
14d550bbd4SDavid Howells #include <asm/cacheflush.h>
15a88b5ba8SSam Ravnborg 
16a88b5ba8SSam Ravnborg /* OPF field of various VIS instructions.  */
17a88b5ba8SSam Ravnborg 
18a88b5ba8SSam Ravnborg /* 000111011 - four 16-bit packs  */
19a88b5ba8SSam Ravnborg #define FPACK16_OPF	0x03b
20a88b5ba8SSam Ravnborg 
21a88b5ba8SSam Ravnborg /* 000111010 - two 32-bit packs  */
22a88b5ba8SSam Ravnborg #define FPACK32_OPF	0x03a
23a88b5ba8SSam Ravnborg 
24a88b5ba8SSam Ravnborg /* 000111101 - four 16-bit packs  */
25a88b5ba8SSam Ravnborg #define FPACKFIX_OPF	0x03d
26a88b5ba8SSam Ravnborg 
27a88b5ba8SSam Ravnborg /* 001001101 - four 16-bit expands  */
28a88b5ba8SSam Ravnborg #define FEXPAND_OPF	0x04d
29a88b5ba8SSam Ravnborg 
30a88b5ba8SSam Ravnborg /* 001001011 - two 32-bit merges */
31a88b5ba8SSam Ravnborg #define FPMERGE_OPF	0x04b
32a88b5ba8SSam Ravnborg 
33*8ab102d6SMasahiro Yamada /* 000110001 - 8-by-16-bit partitioned product  */
34a88b5ba8SSam Ravnborg #define FMUL8x16_OPF	0x031
35a88b5ba8SSam Ravnborg 
36a88b5ba8SSam Ravnborg /* 000110011 - 8-by-16-bit upper alpha partitioned product  */
37a88b5ba8SSam Ravnborg #define FMUL8x16AU_OPF	0x033
38a88b5ba8SSam Ravnborg 
39a88b5ba8SSam Ravnborg /* 000110101 - 8-by-16-bit lower alpha partitioned product  */
40a88b5ba8SSam Ravnborg #define FMUL8x16AL_OPF	0x035
41a88b5ba8SSam Ravnborg 
42a88b5ba8SSam Ravnborg /* 000110110 - upper 8-by-16-bit partitioned product  */
43a88b5ba8SSam Ravnborg #define FMUL8SUx16_OPF	0x036
44a88b5ba8SSam Ravnborg 
45a88b5ba8SSam Ravnborg /* 000110111 - lower 8-by-16-bit partitioned product  */
46a88b5ba8SSam Ravnborg #define FMUL8ULx16_OPF	0x037
47a88b5ba8SSam Ravnborg 
48a88b5ba8SSam Ravnborg /* 000111000 - upper 8-by-16-bit partitioned product  */
49a88b5ba8SSam Ravnborg #define FMULD8SUx16_OPF	0x038
50a88b5ba8SSam Ravnborg 
51a88b5ba8SSam Ravnborg /* 000111001 - lower unsigned 8-by-16-bit partitioned product  */
52a88b5ba8SSam Ravnborg #define FMULD8ULx16_OPF	0x039
53a88b5ba8SSam Ravnborg 
54a88b5ba8SSam Ravnborg /* 000101000 - four 16-bit compare; set rd if src1 > src2  */
55a88b5ba8SSam Ravnborg #define FCMPGT16_OPF	0x028
56a88b5ba8SSam Ravnborg 
57a88b5ba8SSam Ravnborg /* 000101100 - two 32-bit compare; set rd if src1 > src2  */
58a88b5ba8SSam Ravnborg #define FCMPGT32_OPF	0x02c
59a88b5ba8SSam Ravnborg 
60a88b5ba8SSam Ravnborg /* 000100000 - four 16-bit compare; set rd if src1 <= src2  */
61a88b5ba8SSam Ravnborg #define FCMPLE16_OPF	0x020
62a88b5ba8SSam Ravnborg 
63a88b5ba8SSam Ravnborg /* 000100100 - two 32-bit compare; set rd if src1 <= src2  */
64a88b5ba8SSam Ravnborg #define FCMPLE32_OPF	0x024
65a88b5ba8SSam Ravnborg 
66a88b5ba8SSam Ravnborg /* 000100010 - four 16-bit compare; set rd if src1 != src2  */
67a88b5ba8SSam Ravnborg #define FCMPNE16_OPF	0x022
68a88b5ba8SSam Ravnborg 
69a88b5ba8SSam Ravnborg /* 000100110 - two 32-bit compare; set rd if src1 != src2  */
70a88b5ba8SSam Ravnborg #define FCMPNE32_OPF	0x026
71a88b5ba8SSam Ravnborg 
72a88b5ba8SSam Ravnborg /* 000101010 - four 16-bit compare; set rd if src1 == src2  */
73a88b5ba8SSam Ravnborg #define FCMPEQ16_OPF	0x02a
74a88b5ba8SSam Ravnborg 
75a88b5ba8SSam Ravnborg /* 000101110 - two 32-bit compare; set rd if src1 == src2  */
76a88b5ba8SSam Ravnborg #define FCMPEQ32_OPF	0x02e
77a88b5ba8SSam Ravnborg 
78a88b5ba8SSam Ravnborg /* 000000000 - Eight 8-bit edge boundary processing  */
79a88b5ba8SSam Ravnborg #define EDGE8_OPF	0x000
80a88b5ba8SSam Ravnborg 
81a88b5ba8SSam Ravnborg /* 000000001 - Eight 8-bit edge boundary processing, no CC */
82a88b5ba8SSam Ravnborg #define EDGE8N_OPF	0x001
83a88b5ba8SSam Ravnborg 
84a88b5ba8SSam Ravnborg /* 000000010 - Eight 8-bit edge boundary processing, little-endian  */
85a88b5ba8SSam Ravnborg #define EDGE8L_OPF	0x002
86a88b5ba8SSam Ravnborg 
87a88b5ba8SSam Ravnborg /* 000000011 - Eight 8-bit edge boundary processing, little-endian, no CC  */
88a88b5ba8SSam Ravnborg #define EDGE8LN_OPF	0x003
89a88b5ba8SSam Ravnborg 
90a88b5ba8SSam Ravnborg /* 000000100 - Four 16-bit edge boundary processing  */
91a88b5ba8SSam Ravnborg #define EDGE16_OPF	0x004
92a88b5ba8SSam Ravnborg 
93a88b5ba8SSam Ravnborg /* 000000101 - Four 16-bit edge boundary processing, no CC  */
94a88b5ba8SSam Ravnborg #define EDGE16N_OPF	0x005
95a88b5ba8SSam Ravnborg 
96a88b5ba8SSam Ravnborg /* 000000110 - Four 16-bit edge boundary processing, little-endian  */
97a88b5ba8SSam Ravnborg #define EDGE16L_OPF	0x006
98a88b5ba8SSam Ravnborg 
99a88b5ba8SSam Ravnborg /* 000000111 - Four 16-bit edge boundary processing, little-endian, no CC  */
100a88b5ba8SSam Ravnborg #define EDGE16LN_OPF	0x007
101a88b5ba8SSam Ravnborg 
102a88b5ba8SSam Ravnborg /* 000001000 - Two 32-bit edge boundary processing  */
103a88b5ba8SSam Ravnborg #define EDGE32_OPF	0x008
104a88b5ba8SSam Ravnborg 
105a88b5ba8SSam Ravnborg /* 000001001 - Two 32-bit edge boundary processing, no CC  */
106a88b5ba8SSam Ravnborg #define EDGE32N_OPF	0x009
107a88b5ba8SSam Ravnborg 
108a88b5ba8SSam Ravnborg /* 000001010 - Two 32-bit edge boundary processing, little-endian  */
109a88b5ba8SSam Ravnborg #define EDGE32L_OPF	0x00a
110a88b5ba8SSam Ravnborg 
111a88b5ba8SSam Ravnborg /* 000001011 - Two 32-bit edge boundary processing, little-endian, no CC  */
112a88b5ba8SSam Ravnborg #define EDGE32LN_OPF	0x00b
113a88b5ba8SSam Ravnborg 
114a88b5ba8SSam Ravnborg /* 000111110 - distance between 8 8-bit components  */
115a88b5ba8SSam Ravnborg #define PDIST_OPF	0x03e
116a88b5ba8SSam Ravnborg 
117a88b5ba8SSam Ravnborg /* 000010000 - convert 8-bit 3-D address to blocked byte address  */
118a88b5ba8SSam Ravnborg #define ARRAY8_OPF	0x010
119a88b5ba8SSam Ravnborg 
120a88b5ba8SSam Ravnborg /* 000010010 - convert 16-bit 3-D address to blocked byte address  */
121a88b5ba8SSam Ravnborg #define ARRAY16_OPF	0x012
122a88b5ba8SSam Ravnborg 
123a88b5ba8SSam Ravnborg /* 000010100 - convert 32-bit 3-D address to blocked byte address  */
124a88b5ba8SSam Ravnborg #define ARRAY32_OPF	0x014
125a88b5ba8SSam Ravnborg 
126a88b5ba8SSam Ravnborg /* 000011001 - Set the GSR.MASK field in preparation for a BSHUFFLE  */
127a88b5ba8SSam Ravnborg #define BMASK_OPF	0x019
128a88b5ba8SSam Ravnborg 
129a88b5ba8SSam Ravnborg /* 001001100 - Permute bytes as specified by GSR.MASK  */
130a88b5ba8SSam Ravnborg #define BSHUFFLE_OPF	0x04c
131a88b5ba8SSam Ravnborg 
132a88b5ba8SSam Ravnborg #define VIS_OPF_SHIFT	5
133a88b5ba8SSam Ravnborg #define VIS_OPF_MASK	(0x1ff << VIS_OPF_SHIFT)
134a88b5ba8SSam Ravnborg 
135a88b5ba8SSam Ravnborg #define RS1(INSN)	(((INSN) >> 14) & 0x1f)
136a88b5ba8SSam Ravnborg #define RS2(INSN)	(((INSN) >>  0) & 0x1f)
137a88b5ba8SSam Ravnborg #define RD(INSN)	(((INSN) >> 25) & 0x1f)
138a88b5ba8SSam Ravnborg 
139a88b5ba8SSam Ravnborg static inline void maybe_flush_windows(unsigned int rs1, unsigned int rs2,
140a88b5ba8SSam Ravnborg 				       unsigned int rd, int from_kernel)
141a88b5ba8SSam Ravnborg {
142a88b5ba8SSam Ravnborg 	if (rs2 >= 16 || rs1 >= 16 || rd >= 16) {
143a88b5ba8SSam Ravnborg 		if (from_kernel != 0)
144a88b5ba8SSam Ravnborg 			__asm__ __volatile__("flushw");
145a88b5ba8SSam Ravnborg 		else
146a88b5ba8SSam Ravnborg 			flushw_user();
147a88b5ba8SSam Ravnborg 	}
148a88b5ba8SSam Ravnborg }
149a88b5ba8SSam Ravnborg 
150a88b5ba8SSam Ravnborg static unsigned long fetch_reg(unsigned int reg, struct pt_regs *regs)
151a88b5ba8SSam Ravnborg {
152517ffce4SDavid S. Miller 	unsigned long value, fp;
153a88b5ba8SSam Ravnborg 
154a88b5ba8SSam Ravnborg 	if (reg < 16)
155a88b5ba8SSam Ravnborg 		return (!reg ? 0 : regs->u_regs[reg]);
156517ffce4SDavid S. Miller 
157517ffce4SDavid S. Miller 	fp = regs->u_regs[UREG_FP];
158517ffce4SDavid S. Miller 
159a88b5ba8SSam Ravnborg 	if (regs->tstate & TSTATE_PRIV) {
160a88b5ba8SSam Ravnborg 		struct reg_window *win;
161517ffce4SDavid S. Miller 		win = (struct reg_window *)(fp + STACK_BIAS);
162a88b5ba8SSam Ravnborg 		value = win->locals[reg - 16];
163517ffce4SDavid S. Miller 	} else if (!test_thread_64bit_stack(fp)) {
164a88b5ba8SSam Ravnborg 		struct reg_window32 __user *win32;
165517ffce4SDavid S. Miller 		win32 = (struct reg_window32 __user *)((unsigned long)((u32)fp));
166a88b5ba8SSam Ravnborg 		get_user(value, &win32->locals[reg - 16]);
167a88b5ba8SSam Ravnborg 	} else {
168a88b5ba8SSam Ravnborg 		struct reg_window __user *win;
169517ffce4SDavid S. Miller 		win = (struct reg_window __user *)(fp + STACK_BIAS);
170a88b5ba8SSam Ravnborg 		get_user(value, &win->locals[reg - 16]);
171a88b5ba8SSam Ravnborg 	}
172a88b5ba8SSam Ravnborg 	return value;
173a88b5ba8SSam Ravnborg }
174a88b5ba8SSam Ravnborg 
175a88b5ba8SSam Ravnborg static inline unsigned long __user *__fetch_reg_addr_user(unsigned int reg,
176a88b5ba8SSam Ravnborg 							  struct pt_regs *regs)
177a88b5ba8SSam Ravnborg {
178517ffce4SDavid S. Miller 	unsigned long fp = regs->u_regs[UREG_FP];
179517ffce4SDavid S. Miller 
180a88b5ba8SSam Ravnborg 	BUG_ON(reg < 16);
181a88b5ba8SSam Ravnborg 	BUG_ON(regs->tstate & TSTATE_PRIV);
182a88b5ba8SSam Ravnborg 
183517ffce4SDavid S. Miller 	if (!test_thread_64bit_stack(fp)) {
184a88b5ba8SSam Ravnborg 		struct reg_window32 __user *win32;
185517ffce4SDavid S. Miller 		win32 = (struct reg_window32 __user *)((unsigned long)((u32)fp));
186a88b5ba8SSam Ravnborg 		return (unsigned long __user *)&win32->locals[reg - 16];
187a88b5ba8SSam Ravnborg 	} else {
188a88b5ba8SSam Ravnborg 		struct reg_window __user *win;
189517ffce4SDavid S. Miller 		win = (struct reg_window __user *)(fp + STACK_BIAS);
190a88b5ba8SSam Ravnborg 		return &win->locals[reg - 16];
191a88b5ba8SSam Ravnborg 	}
192a88b5ba8SSam Ravnborg }
193a88b5ba8SSam Ravnborg 
194a88b5ba8SSam Ravnborg static inline unsigned long *__fetch_reg_addr_kern(unsigned int reg,
195a88b5ba8SSam Ravnborg 						   struct pt_regs *regs)
196a88b5ba8SSam Ravnborg {
197a88b5ba8SSam Ravnborg 	BUG_ON(reg >= 16);
198a88b5ba8SSam Ravnborg 	BUG_ON(regs->tstate & TSTATE_PRIV);
199a88b5ba8SSam Ravnborg 
200a88b5ba8SSam Ravnborg 	return &regs->u_regs[reg];
201a88b5ba8SSam Ravnborg }
202a88b5ba8SSam Ravnborg 
203a88b5ba8SSam Ravnborg static void store_reg(struct pt_regs *regs, unsigned long val, unsigned long rd)
204a88b5ba8SSam Ravnborg {
205a88b5ba8SSam Ravnborg 	if (rd < 16) {
206a88b5ba8SSam Ravnborg 		unsigned long *rd_kern = __fetch_reg_addr_kern(rd, regs);
207a88b5ba8SSam Ravnborg 
208a88b5ba8SSam Ravnborg 		*rd_kern = val;
209a88b5ba8SSam Ravnborg 	} else {
210a88b5ba8SSam Ravnborg 		unsigned long __user *rd_user = __fetch_reg_addr_user(rd, regs);
211a88b5ba8SSam Ravnborg 
212517ffce4SDavid S. Miller 		if (!test_thread_64bit_stack(regs->u_regs[UREG_FP]))
213a88b5ba8SSam Ravnborg 			__put_user((u32)val, (u32 __user *)rd_user);
214a88b5ba8SSam Ravnborg 		else
215a88b5ba8SSam Ravnborg 			__put_user(val, rd_user);
216a88b5ba8SSam Ravnborg 	}
217a88b5ba8SSam Ravnborg }
218a88b5ba8SSam Ravnborg 
219a88b5ba8SSam Ravnborg static inline unsigned long fpd_regval(struct fpustate *f,
220a88b5ba8SSam Ravnborg 				       unsigned int insn_regnum)
221a88b5ba8SSam Ravnborg {
222a88b5ba8SSam Ravnborg 	insn_regnum = (((insn_regnum & 1) << 5) |
223a88b5ba8SSam Ravnborg 		       (insn_regnum & 0x1e));
224a88b5ba8SSam Ravnborg 
225a88b5ba8SSam Ravnborg 	return *(unsigned long *) &f->regs[insn_regnum];
226a88b5ba8SSam Ravnborg }
227a88b5ba8SSam Ravnborg 
228a88b5ba8SSam Ravnborg static inline unsigned long *fpd_regaddr(struct fpustate *f,
229a88b5ba8SSam Ravnborg 					 unsigned int insn_regnum)
230a88b5ba8SSam Ravnborg {
231a88b5ba8SSam Ravnborg 	insn_regnum = (((insn_regnum & 1) << 5) |
232a88b5ba8SSam Ravnborg 		       (insn_regnum & 0x1e));
233a88b5ba8SSam Ravnborg 
234a88b5ba8SSam Ravnborg 	return (unsigned long *) &f->regs[insn_regnum];
235a88b5ba8SSam Ravnborg }
236a88b5ba8SSam Ravnborg 
237a88b5ba8SSam Ravnborg static inline unsigned int fps_regval(struct fpustate *f,
238a88b5ba8SSam Ravnborg 				      unsigned int insn_regnum)
239a88b5ba8SSam Ravnborg {
240a88b5ba8SSam Ravnborg 	return f->regs[insn_regnum];
241a88b5ba8SSam Ravnborg }
242a88b5ba8SSam Ravnborg 
243a88b5ba8SSam Ravnborg static inline unsigned int *fps_regaddr(struct fpustate *f,
244a88b5ba8SSam Ravnborg 					unsigned int insn_regnum)
245a88b5ba8SSam Ravnborg {
246a88b5ba8SSam Ravnborg 	return &f->regs[insn_regnum];
247a88b5ba8SSam Ravnborg }
248a88b5ba8SSam Ravnborg 
249a88b5ba8SSam Ravnborg struct edge_tab {
250a88b5ba8SSam Ravnborg 	u16 left, right;
251a88b5ba8SSam Ravnborg };
252a88b5ba8SSam Ravnborg static struct edge_tab edge8_tab[8] = {
253a88b5ba8SSam Ravnborg 	{ 0xff, 0x80 },
254a88b5ba8SSam Ravnborg 	{ 0x7f, 0xc0 },
255a88b5ba8SSam Ravnborg 	{ 0x3f, 0xe0 },
256a88b5ba8SSam Ravnborg 	{ 0x1f, 0xf0 },
257a88b5ba8SSam Ravnborg 	{ 0x0f, 0xf8 },
258a88b5ba8SSam Ravnborg 	{ 0x07, 0xfc },
259a88b5ba8SSam Ravnborg 	{ 0x03, 0xfe },
260a88b5ba8SSam Ravnborg 	{ 0x01, 0xff },
261a88b5ba8SSam Ravnborg };
262a88b5ba8SSam Ravnborg static struct edge_tab edge8_tab_l[8] = {
263a88b5ba8SSam Ravnborg 	{ 0xff, 0x01 },
264a88b5ba8SSam Ravnborg 	{ 0xfe, 0x03 },
265a88b5ba8SSam Ravnborg 	{ 0xfc, 0x07 },
266a88b5ba8SSam Ravnborg 	{ 0xf8, 0x0f },
267a88b5ba8SSam Ravnborg 	{ 0xf0, 0x1f },
268a88b5ba8SSam Ravnborg 	{ 0xe0, 0x3f },
269a88b5ba8SSam Ravnborg 	{ 0xc0, 0x7f },
270a88b5ba8SSam Ravnborg 	{ 0x80, 0xff },
271a88b5ba8SSam Ravnborg };
272a88b5ba8SSam Ravnborg static struct edge_tab edge16_tab[4] = {
273a88b5ba8SSam Ravnborg 	{ 0xf, 0x8 },
274a88b5ba8SSam Ravnborg 	{ 0x7, 0xc },
275a88b5ba8SSam Ravnborg 	{ 0x3, 0xe },
276a88b5ba8SSam Ravnborg 	{ 0x1, 0xf },
277a88b5ba8SSam Ravnborg };
278a88b5ba8SSam Ravnborg static struct edge_tab edge16_tab_l[4] = {
279a88b5ba8SSam Ravnborg 	{ 0xf, 0x1 },
280a88b5ba8SSam Ravnborg 	{ 0xe, 0x3 },
281a88b5ba8SSam Ravnborg 	{ 0xc, 0x7 },
282a88b5ba8SSam Ravnborg 	{ 0x8, 0xf },
283a88b5ba8SSam Ravnborg };
284a88b5ba8SSam Ravnborg static struct edge_tab edge32_tab[2] = {
285a88b5ba8SSam Ravnborg 	{ 0x3, 0x2 },
286a88b5ba8SSam Ravnborg 	{ 0x1, 0x3 },
287a88b5ba8SSam Ravnborg };
288a88b5ba8SSam Ravnborg static struct edge_tab edge32_tab_l[2] = {
289a88b5ba8SSam Ravnborg 	{ 0x3, 0x1 },
290a88b5ba8SSam Ravnborg 	{ 0x2, 0x3 },
291a88b5ba8SSam Ravnborg };
292a88b5ba8SSam Ravnborg 
293a88b5ba8SSam Ravnborg static void edge(struct pt_regs *regs, unsigned int insn, unsigned int opf)
294a88b5ba8SSam Ravnborg {
295a88b5ba8SSam Ravnborg 	unsigned long orig_rs1, rs1, orig_rs2, rs2, rd_val;
296a88b5ba8SSam Ravnborg 	u16 left, right;
297a88b5ba8SSam Ravnborg 
298a88b5ba8SSam Ravnborg 	maybe_flush_windows(RS1(insn), RS2(insn), RD(insn), 0);
299a88b5ba8SSam Ravnborg 	orig_rs1 = rs1 = fetch_reg(RS1(insn), regs);
300a88b5ba8SSam Ravnborg 	orig_rs2 = rs2 = fetch_reg(RS2(insn), regs);
301a88b5ba8SSam Ravnborg 
302a88b5ba8SSam Ravnborg 	if (test_thread_flag(TIF_32BIT)) {
303a88b5ba8SSam Ravnborg 		rs1 = rs1 & 0xffffffff;
304a88b5ba8SSam Ravnborg 		rs2 = rs2 & 0xffffffff;
305a88b5ba8SSam Ravnborg 	}
306a88b5ba8SSam Ravnborg 	switch (opf) {
307a88b5ba8SSam Ravnborg 	default:
308a88b5ba8SSam Ravnborg 	case EDGE8_OPF:
309a88b5ba8SSam Ravnborg 	case EDGE8N_OPF:
310a88b5ba8SSam Ravnborg 		left = edge8_tab[rs1 & 0x7].left;
311a88b5ba8SSam Ravnborg 		right = edge8_tab[rs2 & 0x7].right;
312a88b5ba8SSam Ravnborg 		break;
313a88b5ba8SSam Ravnborg 	case EDGE8L_OPF:
314a88b5ba8SSam Ravnborg 	case EDGE8LN_OPF:
315a88b5ba8SSam Ravnborg 		left = edge8_tab_l[rs1 & 0x7].left;
316a88b5ba8SSam Ravnborg 		right = edge8_tab_l[rs2 & 0x7].right;
317a88b5ba8SSam Ravnborg 		break;
318a88b5ba8SSam Ravnborg 
319a88b5ba8SSam Ravnborg 	case EDGE16_OPF:
320a88b5ba8SSam Ravnborg 	case EDGE16N_OPF:
321a88b5ba8SSam Ravnborg 		left = edge16_tab[(rs1 >> 1) & 0x3].left;
322a88b5ba8SSam Ravnborg 		right = edge16_tab[(rs2 >> 1) & 0x3].right;
323a88b5ba8SSam Ravnborg 		break;
324a88b5ba8SSam Ravnborg 
325a88b5ba8SSam Ravnborg 	case EDGE16L_OPF:
326a88b5ba8SSam Ravnborg 	case EDGE16LN_OPF:
327a88b5ba8SSam Ravnborg 		left = edge16_tab_l[(rs1 >> 1) & 0x3].left;
328a88b5ba8SSam Ravnborg 		right = edge16_tab_l[(rs2 >> 1) & 0x3].right;
329a88b5ba8SSam Ravnborg 		break;
330a88b5ba8SSam Ravnborg 
331a88b5ba8SSam Ravnborg 	case EDGE32_OPF:
332a88b5ba8SSam Ravnborg 	case EDGE32N_OPF:
333a88b5ba8SSam Ravnborg 		left = edge32_tab[(rs1 >> 2) & 0x1].left;
334a88b5ba8SSam Ravnborg 		right = edge32_tab[(rs2 >> 2) & 0x1].right;
335a88b5ba8SSam Ravnborg 		break;
336a88b5ba8SSam Ravnborg 
337a88b5ba8SSam Ravnborg 	case EDGE32L_OPF:
338a88b5ba8SSam Ravnborg 	case EDGE32LN_OPF:
339a88b5ba8SSam Ravnborg 		left = edge32_tab_l[(rs1 >> 2) & 0x1].left;
340a88b5ba8SSam Ravnborg 		right = edge32_tab_l[(rs2 >> 2) & 0x1].right;
341a88b5ba8SSam Ravnborg 		break;
3426cb79b3fSJoe Perches 	}
343a88b5ba8SSam Ravnborg 
344a88b5ba8SSam Ravnborg 	if ((rs1 & ~0x7UL) == (rs2 & ~0x7UL))
345a88b5ba8SSam Ravnborg 		rd_val = right & left;
346a88b5ba8SSam Ravnborg 	else
347a88b5ba8SSam Ravnborg 		rd_val = left;
348a88b5ba8SSam Ravnborg 
349a88b5ba8SSam Ravnborg 	store_reg(regs, rd_val, RD(insn));
350a88b5ba8SSam Ravnborg 
351a88b5ba8SSam Ravnborg 	switch (opf) {
352a88b5ba8SSam Ravnborg 	case EDGE8_OPF:
353a88b5ba8SSam Ravnborg 	case EDGE8L_OPF:
354a88b5ba8SSam Ravnborg 	case EDGE16_OPF:
355a88b5ba8SSam Ravnborg 	case EDGE16L_OPF:
356a88b5ba8SSam Ravnborg 	case EDGE32_OPF:
357a88b5ba8SSam Ravnborg 	case EDGE32L_OPF: {
358a88b5ba8SSam Ravnborg 		unsigned long ccr, tstate;
359a88b5ba8SSam Ravnborg 
360a88b5ba8SSam Ravnborg 		__asm__ __volatile__("subcc	%1, %2, %%g0\n\t"
361a88b5ba8SSam Ravnborg 				     "rd	%%ccr, %0"
362a88b5ba8SSam Ravnborg 				     : "=r" (ccr)
363a88b5ba8SSam Ravnborg 				     : "r" (orig_rs1), "r" (orig_rs2)
364a88b5ba8SSam Ravnborg 				     : "cc");
365a88b5ba8SSam Ravnborg 		tstate = regs->tstate & ~(TSTATE_XCC | TSTATE_ICC);
366a88b5ba8SSam Ravnborg 		regs->tstate = tstate | (ccr << 32UL);
367a88b5ba8SSam Ravnborg 	}
3686cb79b3fSJoe Perches 	}
369a88b5ba8SSam Ravnborg }
370a88b5ba8SSam Ravnborg 
371a88b5ba8SSam Ravnborg static void array(struct pt_regs *regs, unsigned int insn, unsigned int opf)
372a88b5ba8SSam Ravnborg {
373a88b5ba8SSam Ravnborg 	unsigned long rs1, rs2, rd_val;
374a88b5ba8SSam Ravnborg 	unsigned int bits, bits_mask;
375a88b5ba8SSam Ravnborg 
376a88b5ba8SSam Ravnborg 	maybe_flush_windows(RS1(insn), RS2(insn), RD(insn), 0);
377a88b5ba8SSam Ravnborg 	rs1 = fetch_reg(RS1(insn), regs);
378a88b5ba8SSam Ravnborg 	rs2 = fetch_reg(RS2(insn), regs);
379a88b5ba8SSam Ravnborg 
380a88b5ba8SSam Ravnborg 	bits = (rs2 > 5 ? 5 : rs2);
381a88b5ba8SSam Ravnborg 	bits_mask = (1UL << bits) - 1UL;
382a88b5ba8SSam Ravnborg 
383a88b5ba8SSam Ravnborg 	rd_val = ((((rs1 >> 11) & 0x3) <<  0) |
384a88b5ba8SSam Ravnborg 		  (((rs1 >> 33) & 0x3) <<  2) |
385a88b5ba8SSam Ravnborg 		  (((rs1 >> 55) & 0x1) <<  4) |
386a88b5ba8SSam Ravnborg 		  (((rs1 >> 13) & 0xf) <<  5) |
387a88b5ba8SSam Ravnborg 		  (((rs1 >> 35) & 0xf) <<  9) |
388a88b5ba8SSam Ravnborg 		  (((rs1 >> 56) & 0xf) << 13) |
389a88b5ba8SSam Ravnborg 		  (((rs1 >> 17) & bits_mask) << 17) |
390a88b5ba8SSam Ravnborg 		  (((rs1 >> 39) & bits_mask) << (17 + bits)) |
391a88b5ba8SSam Ravnborg 		  (((rs1 >> 60) & 0xf)       << (17 + (2*bits))));
392a88b5ba8SSam Ravnborg 
393a88b5ba8SSam Ravnborg 	switch (opf) {
394a88b5ba8SSam Ravnborg 	case ARRAY16_OPF:
395a88b5ba8SSam Ravnborg 		rd_val <<= 1;
396a88b5ba8SSam Ravnborg 		break;
397a88b5ba8SSam Ravnborg 
398a88b5ba8SSam Ravnborg 	case ARRAY32_OPF:
399a88b5ba8SSam Ravnborg 		rd_val <<= 2;
4006cb79b3fSJoe Perches 	}
401a88b5ba8SSam Ravnborg 
402a88b5ba8SSam Ravnborg 	store_reg(regs, rd_val, RD(insn));
403a88b5ba8SSam Ravnborg }
404a88b5ba8SSam Ravnborg 
405a88b5ba8SSam Ravnborg static void bmask(struct pt_regs *regs, unsigned int insn)
406a88b5ba8SSam Ravnborg {
407a88b5ba8SSam Ravnborg 	unsigned long rs1, rs2, rd_val, gsr;
408a88b5ba8SSam Ravnborg 
409a88b5ba8SSam Ravnborg 	maybe_flush_windows(RS1(insn), RS2(insn), RD(insn), 0);
410a88b5ba8SSam Ravnborg 	rs1 = fetch_reg(RS1(insn), regs);
411a88b5ba8SSam Ravnborg 	rs2 = fetch_reg(RS2(insn), regs);
412a88b5ba8SSam Ravnborg 	rd_val = rs1 + rs2;
413a88b5ba8SSam Ravnborg 
414a88b5ba8SSam Ravnborg 	store_reg(regs, rd_val, RD(insn));
415a88b5ba8SSam Ravnborg 
416a88b5ba8SSam Ravnborg 	gsr = current_thread_info()->gsr[0] & 0xffffffff;
417a88b5ba8SSam Ravnborg 	gsr |= rd_val << 32UL;
418a88b5ba8SSam Ravnborg 	current_thread_info()->gsr[0] = gsr;
419a88b5ba8SSam Ravnborg }
420a88b5ba8SSam Ravnborg 
421a88b5ba8SSam Ravnborg static void bshuffle(struct pt_regs *regs, unsigned int insn)
422a88b5ba8SSam Ravnborg {
423a88b5ba8SSam Ravnborg 	struct fpustate *f = FPUSTATE;
424a88b5ba8SSam Ravnborg 	unsigned long rs1, rs2, rd_val;
425a88b5ba8SSam Ravnborg 	unsigned long bmask, i;
426a88b5ba8SSam Ravnborg 
427a88b5ba8SSam Ravnborg 	bmask = current_thread_info()->gsr[0] >> 32UL;
428a88b5ba8SSam Ravnborg 
429a88b5ba8SSam Ravnborg 	rs1 = fpd_regval(f, RS1(insn));
430a88b5ba8SSam Ravnborg 	rs2 = fpd_regval(f, RS2(insn));
431a88b5ba8SSam Ravnborg 
432a88b5ba8SSam Ravnborg 	rd_val = 0UL;
433a88b5ba8SSam Ravnborg 	for (i = 0; i < 8; i++) {
434a88b5ba8SSam Ravnborg 		unsigned long which = (bmask >> (i * 4)) & 0xf;
435a88b5ba8SSam Ravnborg 		unsigned long byte;
436a88b5ba8SSam Ravnborg 
437a88b5ba8SSam Ravnborg 		if (which < 8)
438a88b5ba8SSam Ravnborg 			byte = (rs1 >> (which * 8)) & 0xff;
439a88b5ba8SSam Ravnborg 		else
440a88b5ba8SSam Ravnborg 			byte = (rs2 >> ((which-8)*8)) & 0xff;
441a88b5ba8SSam Ravnborg 		rd_val |= (byte << (i * 8));
442a88b5ba8SSam Ravnborg 	}
443a88b5ba8SSam Ravnborg 
444a88b5ba8SSam Ravnborg 	*fpd_regaddr(f, RD(insn)) = rd_val;
445a88b5ba8SSam Ravnborg }
446a88b5ba8SSam Ravnborg 
447a88b5ba8SSam Ravnborg static void pdist(struct pt_regs *regs, unsigned int insn)
448a88b5ba8SSam Ravnborg {
449a88b5ba8SSam Ravnborg 	struct fpustate *f = FPUSTATE;
450a88b5ba8SSam Ravnborg 	unsigned long rs1, rs2, *rd, rd_val;
451a88b5ba8SSam Ravnborg 	unsigned long i;
452a88b5ba8SSam Ravnborg 
453a88b5ba8SSam Ravnborg 	rs1 = fpd_regval(f, RS1(insn));
454a88b5ba8SSam Ravnborg 	rs2 = fpd_regval(f, RS2(insn));
455a88b5ba8SSam Ravnborg 	rd = fpd_regaddr(f, RD(insn));
456a88b5ba8SSam Ravnborg 
457a88b5ba8SSam Ravnborg 	rd_val = *rd;
458a88b5ba8SSam Ravnborg 
459a88b5ba8SSam Ravnborg 	for (i = 0; i < 8; i++) {
460a88b5ba8SSam Ravnborg 		s16 s1, s2;
461a88b5ba8SSam Ravnborg 
462a88b5ba8SSam Ravnborg 		s1 = (rs1 >> (56 - (i * 8))) & 0xff;
463a88b5ba8SSam Ravnborg 		s2 = (rs2 >> (56 - (i * 8))) & 0xff;
464a88b5ba8SSam Ravnborg 
465a88b5ba8SSam Ravnborg 		/* Absolute value of difference. */
466a88b5ba8SSam Ravnborg 		s1 -= s2;
467a88b5ba8SSam Ravnborg 		if (s1 < 0)
468a88b5ba8SSam Ravnborg 			s1 = ~s1 + 1;
469a88b5ba8SSam Ravnborg 
470a88b5ba8SSam Ravnborg 		rd_val += s1;
471a88b5ba8SSam Ravnborg 	}
472a88b5ba8SSam Ravnborg 
473a88b5ba8SSam Ravnborg 	*rd = rd_val;
474a88b5ba8SSam Ravnborg }
475a88b5ba8SSam Ravnborg 
476a88b5ba8SSam Ravnborg static void pformat(struct pt_regs *regs, unsigned int insn, unsigned int opf)
477a88b5ba8SSam Ravnborg {
478a88b5ba8SSam Ravnborg 	struct fpustate *f = FPUSTATE;
479a88b5ba8SSam Ravnborg 	unsigned long rs1, rs2, gsr, scale, rd_val;
480a88b5ba8SSam Ravnborg 
481a88b5ba8SSam Ravnborg 	gsr = current_thread_info()->gsr[0];
482a88b5ba8SSam Ravnborg 	scale = (gsr >> 3) & (opf == FPACK16_OPF ? 0xf : 0x1f);
483a88b5ba8SSam Ravnborg 	switch (opf) {
484a88b5ba8SSam Ravnborg 	case FPACK16_OPF: {
485a88b5ba8SSam Ravnborg 		unsigned long byte;
486a88b5ba8SSam Ravnborg 
487a88b5ba8SSam Ravnborg 		rs2 = fpd_regval(f, RS2(insn));
488a88b5ba8SSam Ravnborg 		rd_val = 0;
489a88b5ba8SSam Ravnborg 		for (byte = 0; byte < 4; byte++) {
490a88b5ba8SSam Ravnborg 			unsigned int val;
491a88b5ba8SSam Ravnborg 			s16 src = (rs2 >> (byte * 16UL)) & 0xffffUL;
492a88b5ba8SSam Ravnborg 			int scaled = src << scale;
493a88b5ba8SSam Ravnborg 			int from_fixed = scaled >> 7;
494a88b5ba8SSam Ravnborg 
495a88b5ba8SSam Ravnborg 			val = ((from_fixed < 0) ?
496a88b5ba8SSam Ravnborg 			       0 :
497a88b5ba8SSam Ravnborg 			       (from_fixed > 255) ?
498a88b5ba8SSam Ravnborg 			       255 : from_fixed);
499a88b5ba8SSam Ravnborg 
500a88b5ba8SSam Ravnborg 			rd_val |= (val << (8 * byte));
501a88b5ba8SSam Ravnborg 		}
502a88b5ba8SSam Ravnborg 		*fps_regaddr(f, RD(insn)) = rd_val;
503a88b5ba8SSam Ravnborg 		break;
504a88b5ba8SSam Ravnborg 	}
505a88b5ba8SSam Ravnborg 
506a88b5ba8SSam Ravnborg 	case FPACK32_OPF: {
507a88b5ba8SSam Ravnborg 		unsigned long word;
508a88b5ba8SSam Ravnborg 
509a88b5ba8SSam Ravnborg 		rs1 = fpd_regval(f, RS1(insn));
510a88b5ba8SSam Ravnborg 		rs2 = fpd_regval(f, RS2(insn));
511a88b5ba8SSam Ravnborg 		rd_val = (rs1 << 8) & ~(0x000000ff000000ffUL);
512a88b5ba8SSam Ravnborg 		for (word = 0; word < 2; word++) {
513a88b5ba8SSam Ravnborg 			unsigned long val;
514a88b5ba8SSam Ravnborg 			s32 src = (rs2 >> (word * 32UL));
515a88b5ba8SSam Ravnborg 			s64 scaled = src << scale;
516a88b5ba8SSam Ravnborg 			s64 from_fixed = scaled >> 23;
517a88b5ba8SSam Ravnborg 
518a88b5ba8SSam Ravnborg 			val = ((from_fixed < 0) ?
519a88b5ba8SSam Ravnborg 			       0 :
520a88b5ba8SSam Ravnborg 			       (from_fixed > 255) ?
521a88b5ba8SSam Ravnborg 			       255 : from_fixed);
522a88b5ba8SSam Ravnborg 
523a88b5ba8SSam Ravnborg 			rd_val |= (val << (32 * word));
524a88b5ba8SSam Ravnborg 		}
525a88b5ba8SSam Ravnborg 		*fpd_regaddr(f, RD(insn)) = rd_val;
526a88b5ba8SSam Ravnborg 		break;
527a88b5ba8SSam Ravnborg 	}
528a88b5ba8SSam Ravnborg 
529a88b5ba8SSam Ravnborg 	case FPACKFIX_OPF: {
530a88b5ba8SSam Ravnborg 		unsigned long word;
531a88b5ba8SSam Ravnborg 
532a88b5ba8SSam Ravnborg 		rs2 = fpd_regval(f, RS2(insn));
533a88b5ba8SSam Ravnborg 
534a88b5ba8SSam Ravnborg 		rd_val = 0;
535a88b5ba8SSam Ravnborg 		for (word = 0; word < 2; word++) {
536a88b5ba8SSam Ravnborg 			long val;
537a88b5ba8SSam Ravnborg 			s32 src = (rs2 >> (word * 32UL));
538a88b5ba8SSam Ravnborg 			s64 scaled = src << scale;
539a88b5ba8SSam Ravnborg 			s64 from_fixed = scaled >> 16;
540a88b5ba8SSam Ravnborg 
541a88b5ba8SSam Ravnborg 			val = ((from_fixed < -32768) ?
542a88b5ba8SSam Ravnborg 			       -32768 :
543a88b5ba8SSam Ravnborg 			       (from_fixed > 32767) ?
544a88b5ba8SSam Ravnborg 			       32767 : from_fixed);
545a88b5ba8SSam Ravnborg 
546a88b5ba8SSam Ravnborg 			rd_val |= ((val & 0xffff) << (word * 16));
547a88b5ba8SSam Ravnborg 		}
548a88b5ba8SSam Ravnborg 		*fps_regaddr(f, RD(insn)) = rd_val;
549a88b5ba8SSam Ravnborg 		break;
550a88b5ba8SSam Ravnborg 	}
551a88b5ba8SSam Ravnborg 
552a88b5ba8SSam Ravnborg 	case FEXPAND_OPF: {
553a88b5ba8SSam Ravnborg 		unsigned long byte;
554a88b5ba8SSam Ravnborg 
555a88b5ba8SSam Ravnborg 		rs2 = fps_regval(f, RS2(insn));
556a88b5ba8SSam Ravnborg 
557a88b5ba8SSam Ravnborg 		rd_val = 0;
558a88b5ba8SSam Ravnborg 		for (byte = 0; byte < 4; byte++) {
559a88b5ba8SSam Ravnborg 			unsigned long val;
560a88b5ba8SSam Ravnborg 			u8 src = (rs2 >> (byte * 8)) & 0xff;
561a88b5ba8SSam Ravnborg 
562a88b5ba8SSam Ravnborg 			val = src << 4;
563a88b5ba8SSam Ravnborg 
564a88b5ba8SSam Ravnborg 			rd_val |= (val << (byte * 16));
565a88b5ba8SSam Ravnborg 		}
566a88b5ba8SSam Ravnborg 		*fpd_regaddr(f, RD(insn)) = rd_val;
567a88b5ba8SSam Ravnborg 		break;
568a88b5ba8SSam Ravnborg 	}
569a88b5ba8SSam Ravnborg 
570a88b5ba8SSam Ravnborg 	case FPMERGE_OPF: {
571a88b5ba8SSam Ravnborg 		rs1 = fps_regval(f, RS1(insn));
572a88b5ba8SSam Ravnborg 		rs2 = fps_regval(f, RS2(insn));
573a88b5ba8SSam Ravnborg 
574a88b5ba8SSam Ravnborg 		rd_val = (((rs2 & 0x000000ff) <<  0) |
575a88b5ba8SSam Ravnborg 			  ((rs1 & 0x000000ff) <<  8) |
576a88b5ba8SSam Ravnborg 			  ((rs2 & 0x0000ff00) <<  8) |
577a88b5ba8SSam Ravnborg 			  ((rs1 & 0x0000ff00) << 16) |
578a88b5ba8SSam Ravnborg 			  ((rs2 & 0x00ff0000) << 16) |
579a88b5ba8SSam Ravnborg 			  ((rs1 & 0x00ff0000) << 24) |
580a88b5ba8SSam Ravnborg 			  ((rs2 & 0xff000000) << 24) |
581a88b5ba8SSam Ravnborg 			  ((rs1 & 0xff000000) << 32));
582a88b5ba8SSam Ravnborg 		*fpd_regaddr(f, RD(insn)) = rd_val;
583a88b5ba8SSam Ravnborg 		break;
584a88b5ba8SSam Ravnborg 	}
5856cb79b3fSJoe Perches 	}
586a88b5ba8SSam Ravnborg }
587a88b5ba8SSam Ravnborg 
588a88b5ba8SSam Ravnborg static void pmul(struct pt_regs *regs, unsigned int insn, unsigned int opf)
589a88b5ba8SSam Ravnborg {
590a88b5ba8SSam Ravnborg 	struct fpustate *f = FPUSTATE;
591a88b5ba8SSam Ravnborg 	unsigned long rs1, rs2, rd_val;
592a88b5ba8SSam Ravnborg 
593a88b5ba8SSam Ravnborg 	switch (opf) {
594a88b5ba8SSam Ravnborg 	case FMUL8x16_OPF: {
595a88b5ba8SSam Ravnborg 		unsigned long byte;
596a88b5ba8SSam Ravnborg 
597a88b5ba8SSam Ravnborg 		rs1 = fps_regval(f, RS1(insn));
598a88b5ba8SSam Ravnborg 		rs2 = fpd_regval(f, RS2(insn));
599a88b5ba8SSam Ravnborg 
600a88b5ba8SSam Ravnborg 		rd_val = 0;
601a88b5ba8SSam Ravnborg 		for (byte = 0; byte < 4; byte++) {
602a88b5ba8SSam Ravnborg 			u16 src1 = (rs1 >> (byte *  8)) & 0x00ff;
603a88b5ba8SSam Ravnborg 			s16 src2 = (rs2 >> (byte * 16)) & 0xffff;
604a88b5ba8SSam Ravnborg 			u32 prod = src1 * src2;
605a88b5ba8SSam Ravnborg 			u16 scaled = ((prod & 0x00ffff00) >> 8);
606a88b5ba8SSam Ravnborg 
607a88b5ba8SSam Ravnborg 			/* Round up.  */
608a88b5ba8SSam Ravnborg 			if (prod & 0x80)
609a88b5ba8SSam Ravnborg 				scaled++;
610a88b5ba8SSam Ravnborg 			rd_val |= ((scaled & 0xffffUL) << (byte * 16UL));
611a88b5ba8SSam Ravnborg 		}
612a88b5ba8SSam Ravnborg 
613a88b5ba8SSam Ravnborg 		*fpd_regaddr(f, RD(insn)) = rd_val;
614a88b5ba8SSam Ravnborg 		break;
615a88b5ba8SSam Ravnborg 	}
616a88b5ba8SSam Ravnborg 
617a88b5ba8SSam Ravnborg 	case FMUL8x16AU_OPF:
618a88b5ba8SSam Ravnborg 	case FMUL8x16AL_OPF: {
619a88b5ba8SSam Ravnborg 		unsigned long byte;
620a88b5ba8SSam Ravnborg 		s16 src2;
621a88b5ba8SSam Ravnborg 
622a88b5ba8SSam Ravnborg 		rs1 = fps_regval(f, RS1(insn));
623a88b5ba8SSam Ravnborg 		rs2 = fps_regval(f, RS2(insn));
624a88b5ba8SSam Ravnborg 
625a88b5ba8SSam Ravnborg 		rd_val = 0;
62688b938e6SRoel Kluin 		src2 = rs2 >> (opf == FMUL8x16AU_OPF ? 16 : 0);
627a88b5ba8SSam Ravnborg 		for (byte = 0; byte < 4; byte++) {
628a88b5ba8SSam Ravnborg 			u16 src1 = (rs1 >> (byte * 8)) & 0x00ff;
629a88b5ba8SSam Ravnborg 			u32 prod = src1 * src2;
630a88b5ba8SSam Ravnborg 			u16 scaled = ((prod & 0x00ffff00) >> 8);
631a88b5ba8SSam Ravnborg 
632a88b5ba8SSam Ravnborg 			/* Round up.  */
633a88b5ba8SSam Ravnborg 			if (prod & 0x80)
634a88b5ba8SSam Ravnborg 				scaled++;
635a88b5ba8SSam Ravnborg 			rd_val |= ((scaled & 0xffffUL) << (byte * 16UL));
636a88b5ba8SSam Ravnborg 		}
637a88b5ba8SSam Ravnborg 
638a88b5ba8SSam Ravnborg 		*fpd_regaddr(f, RD(insn)) = rd_val;
639a88b5ba8SSam Ravnborg 		break;
640a88b5ba8SSam Ravnborg 	}
641a88b5ba8SSam Ravnborg 
642a88b5ba8SSam Ravnborg 	case FMUL8SUx16_OPF:
643a88b5ba8SSam Ravnborg 	case FMUL8ULx16_OPF: {
644a88b5ba8SSam Ravnborg 		unsigned long byte, ushift;
645a88b5ba8SSam Ravnborg 
646a88b5ba8SSam Ravnborg 		rs1 = fpd_regval(f, RS1(insn));
647a88b5ba8SSam Ravnborg 		rs2 = fpd_regval(f, RS2(insn));
648a88b5ba8SSam Ravnborg 
649a88b5ba8SSam Ravnborg 		rd_val = 0;
650a88b5ba8SSam Ravnborg 		ushift = (opf == FMUL8SUx16_OPF) ? 8 : 0;
651a88b5ba8SSam Ravnborg 		for (byte = 0; byte < 4; byte++) {
652a88b5ba8SSam Ravnborg 			u16 src1;
653a88b5ba8SSam Ravnborg 			s16 src2;
654a88b5ba8SSam Ravnborg 			u32 prod;
655a88b5ba8SSam Ravnborg 			u16 scaled;
656a88b5ba8SSam Ravnborg 
657a88b5ba8SSam Ravnborg 			src1 = ((rs1 >> ((16 * byte) + ushift)) & 0x00ff);
658a88b5ba8SSam Ravnborg 			src2 = ((rs2 >> (16 * byte)) & 0xffff);
659a88b5ba8SSam Ravnborg 			prod = src1 * src2;
660a88b5ba8SSam Ravnborg 			scaled = ((prod & 0x00ffff00) >> 8);
661a88b5ba8SSam Ravnborg 
662a88b5ba8SSam Ravnborg 			/* Round up.  */
663a88b5ba8SSam Ravnborg 			if (prod & 0x80)
664a88b5ba8SSam Ravnborg 				scaled++;
665a88b5ba8SSam Ravnborg 			rd_val |= ((scaled & 0xffffUL) << (byte * 16UL));
666a88b5ba8SSam Ravnborg 		}
667a88b5ba8SSam Ravnborg 
668a88b5ba8SSam Ravnborg 		*fpd_regaddr(f, RD(insn)) = rd_val;
669a88b5ba8SSam Ravnborg 		break;
670a88b5ba8SSam Ravnborg 	}
671a88b5ba8SSam Ravnborg 
672a88b5ba8SSam Ravnborg 	case FMULD8SUx16_OPF:
673a88b5ba8SSam Ravnborg 	case FMULD8ULx16_OPF: {
674a88b5ba8SSam Ravnborg 		unsigned long byte, ushift;
675a88b5ba8SSam Ravnborg 
676a88b5ba8SSam Ravnborg 		rs1 = fps_regval(f, RS1(insn));
677a88b5ba8SSam Ravnborg 		rs2 = fps_regval(f, RS2(insn));
678a88b5ba8SSam Ravnborg 
679a88b5ba8SSam Ravnborg 		rd_val = 0;
680a88b5ba8SSam Ravnborg 		ushift = (opf == FMULD8SUx16_OPF) ? 8 : 0;
681a88b5ba8SSam Ravnborg 		for (byte = 0; byte < 2; byte++) {
682a88b5ba8SSam Ravnborg 			u16 src1;
683a88b5ba8SSam Ravnborg 			s16 src2;
684a88b5ba8SSam Ravnborg 			u32 prod;
685a88b5ba8SSam Ravnborg 			u16 scaled;
686a88b5ba8SSam Ravnborg 
687a88b5ba8SSam Ravnborg 			src1 = ((rs1 >> ((16 * byte) + ushift)) & 0x00ff);
688a88b5ba8SSam Ravnborg 			src2 = ((rs2 >> (16 * byte)) & 0xffff);
689a88b5ba8SSam Ravnborg 			prod = src1 * src2;
690a88b5ba8SSam Ravnborg 			scaled = ((prod & 0x00ffff00) >> 8);
691a88b5ba8SSam Ravnborg 
692a88b5ba8SSam Ravnborg 			/* Round up.  */
693a88b5ba8SSam Ravnborg 			if (prod & 0x80)
694a88b5ba8SSam Ravnborg 				scaled++;
695a88b5ba8SSam Ravnborg 			rd_val |= ((scaled & 0xffffUL) <<
696a88b5ba8SSam Ravnborg 				   ((byte * 32UL) + 7UL));
697a88b5ba8SSam Ravnborg 		}
698a88b5ba8SSam Ravnborg 		*fpd_regaddr(f, RD(insn)) = rd_val;
699a88b5ba8SSam Ravnborg 		break;
700a88b5ba8SSam Ravnborg 	}
7016cb79b3fSJoe Perches 	}
702a88b5ba8SSam Ravnborg }
703a88b5ba8SSam Ravnborg 
704a88b5ba8SSam Ravnborg static void pcmp(struct pt_regs *regs, unsigned int insn, unsigned int opf)
705a88b5ba8SSam Ravnborg {
706a88b5ba8SSam Ravnborg 	struct fpustate *f = FPUSTATE;
707a88b5ba8SSam Ravnborg 	unsigned long rs1, rs2, rd_val, i;
708a88b5ba8SSam Ravnborg 
709a88b5ba8SSam Ravnborg 	rs1 = fpd_regval(f, RS1(insn));
710a88b5ba8SSam Ravnborg 	rs2 = fpd_regval(f, RS2(insn));
711a88b5ba8SSam Ravnborg 
712a88b5ba8SSam Ravnborg 	rd_val = 0;
713a88b5ba8SSam Ravnborg 
714a88b5ba8SSam Ravnborg 	switch (opf) {
715a88b5ba8SSam Ravnborg 	case FCMPGT16_OPF:
716a88b5ba8SSam Ravnborg 		for (i = 0; i < 4; i++) {
717a88b5ba8SSam Ravnborg 			s16 a = (rs1 >> (i * 16)) & 0xffff;
718a88b5ba8SSam Ravnborg 			s16 b = (rs2 >> (i * 16)) & 0xffff;
719a88b5ba8SSam Ravnborg 
720a88b5ba8SSam Ravnborg 			if (a > b)
7212e8ecdc0SDavid S. Miller 				rd_val |= 8 >> i;
722a88b5ba8SSam Ravnborg 		}
723a88b5ba8SSam Ravnborg 		break;
724a88b5ba8SSam Ravnborg 
725a88b5ba8SSam Ravnborg 	case FCMPGT32_OPF:
726a88b5ba8SSam Ravnborg 		for (i = 0; i < 2; i++) {
7272e8ecdc0SDavid S. Miller 			s32 a = (rs1 >> (i * 32)) & 0xffffffff;
7282e8ecdc0SDavid S. Miller 			s32 b = (rs2 >> (i * 32)) & 0xffffffff;
729a88b5ba8SSam Ravnborg 
730a88b5ba8SSam Ravnborg 			if (a > b)
7312e8ecdc0SDavid S. Miller 				rd_val |= 2 >> i;
732a88b5ba8SSam Ravnborg 		}
733a88b5ba8SSam Ravnborg 		break;
734a88b5ba8SSam Ravnborg 
735a88b5ba8SSam Ravnborg 	case FCMPLE16_OPF:
736a88b5ba8SSam Ravnborg 		for (i = 0; i < 4; i++) {
737a88b5ba8SSam Ravnborg 			s16 a = (rs1 >> (i * 16)) & 0xffff;
738a88b5ba8SSam Ravnborg 			s16 b = (rs2 >> (i * 16)) & 0xffff;
739a88b5ba8SSam Ravnborg 
740a88b5ba8SSam Ravnborg 			if (a <= b)
7412e8ecdc0SDavid S. Miller 				rd_val |= 8 >> i;
742a88b5ba8SSam Ravnborg 		}
743a88b5ba8SSam Ravnborg 		break;
744a88b5ba8SSam Ravnborg 
745a88b5ba8SSam Ravnborg 	case FCMPLE32_OPF:
746a88b5ba8SSam Ravnborg 		for (i = 0; i < 2; i++) {
7472e8ecdc0SDavid S. Miller 			s32 a = (rs1 >> (i * 32)) & 0xffffffff;
7482e8ecdc0SDavid S. Miller 			s32 b = (rs2 >> (i * 32)) & 0xffffffff;
749a88b5ba8SSam Ravnborg 
750a88b5ba8SSam Ravnborg 			if (a <= b)
7512e8ecdc0SDavid S. Miller 				rd_val |= 2 >> i;
752a88b5ba8SSam Ravnborg 		}
753a88b5ba8SSam Ravnborg 		break;
754a88b5ba8SSam Ravnborg 
755a88b5ba8SSam Ravnborg 	case FCMPNE16_OPF:
756a88b5ba8SSam Ravnborg 		for (i = 0; i < 4; i++) {
757a88b5ba8SSam Ravnborg 			s16 a = (rs1 >> (i * 16)) & 0xffff;
758a88b5ba8SSam Ravnborg 			s16 b = (rs2 >> (i * 16)) & 0xffff;
759a88b5ba8SSam Ravnborg 
760a88b5ba8SSam Ravnborg 			if (a != b)
7612e8ecdc0SDavid S. Miller 				rd_val |= 8 >> i;
762a88b5ba8SSam Ravnborg 		}
763a88b5ba8SSam Ravnborg 		break;
764a88b5ba8SSam Ravnborg 
765a88b5ba8SSam Ravnborg 	case FCMPNE32_OPF:
766a88b5ba8SSam Ravnborg 		for (i = 0; i < 2; i++) {
7672e8ecdc0SDavid S. Miller 			s32 a = (rs1 >> (i * 32)) & 0xffffffff;
7682e8ecdc0SDavid S. Miller 			s32 b = (rs2 >> (i * 32)) & 0xffffffff;
769a88b5ba8SSam Ravnborg 
770a88b5ba8SSam Ravnborg 			if (a != b)
7712e8ecdc0SDavid S. Miller 				rd_val |= 2 >> i;
772a88b5ba8SSam Ravnborg 		}
773a88b5ba8SSam Ravnborg 		break;
774a88b5ba8SSam Ravnborg 
775a88b5ba8SSam Ravnborg 	case FCMPEQ16_OPF:
776a88b5ba8SSam Ravnborg 		for (i = 0; i < 4; i++) {
777a88b5ba8SSam Ravnborg 			s16 a = (rs1 >> (i * 16)) & 0xffff;
778a88b5ba8SSam Ravnborg 			s16 b = (rs2 >> (i * 16)) & 0xffff;
779a88b5ba8SSam Ravnborg 
780a88b5ba8SSam Ravnborg 			if (a == b)
7812e8ecdc0SDavid S. Miller 				rd_val |= 8 >> i;
782a88b5ba8SSam Ravnborg 		}
783a88b5ba8SSam Ravnborg 		break;
784a88b5ba8SSam Ravnborg 
785a88b5ba8SSam Ravnborg 	case FCMPEQ32_OPF:
786a88b5ba8SSam Ravnborg 		for (i = 0; i < 2; i++) {
7872e8ecdc0SDavid S. Miller 			s32 a = (rs1 >> (i * 32)) & 0xffffffff;
7882e8ecdc0SDavid S. Miller 			s32 b = (rs2 >> (i * 32)) & 0xffffffff;
789a88b5ba8SSam Ravnborg 
790a88b5ba8SSam Ravnborg 			if (a == b)
7912e8ecdc0SDavid S. Miller 				rd_val |= 2 >> i;
792a88b5ba8SSam Ravnborg 		}
793a88b5ba8SSam Ravnborg 		break;
7946cb79b3fSJoe Perches 	}
795a88b5ba8SSam Ravnborg 
796a88b5ba8SSam Ravnborg 	maybe_flush_windows(0, 0, RD(insn), 0);
797a88b5ba8SSam Ravnborg 	store_reg(regs, rd_val, RD(insn));
798a88b5ba8SSam Ravnborg }
799a88b5ba8SSam Ravnborg 
800a88b5ba8SSam Ravnborg /* Emulate the VIS instructions which are not implemented in
801a88b5ba8SSam Ravnborg  * hardware on Niagara.
802a88b5ba8SSam Ravnborg  */
803a88b5ba8SSam Ravnborg int vis_emul(struct pt_regs *regs, unsigned int insn)
804a88b5ba8SSam Ravnborg {
805a88b5ba8SSam Ravnborg 	unsigned long pc = regs->tpc;
806a88b5ba8SSam Ravnborg 	unsigned int opf;
807a88b5ba8SSam Ravnborg 
808a88b5ba8SSam Ravnborg 	BUG_ON(regs->tstate & TSTATE_PRIV);
809a88b5ba8SSam Ravnborg 
810a8b0ca17SPeter Zijlstra 	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, regs, 0);
811121dd5f2SDavid S. Miller 
812a88b5ba8SSam Ravnborg 	if (test_thread_flag(TIF_32BIT))
813a88b5ba8SSam Ravnborg 		pc = (u32)pc;
814a88b5ba8SSam Ravnborg 
815a88b5ba8SSam Ravnborg 	if (get_user(insn, (u32 __user *) pc))
816a88b5ba8SSam Ravnborg 		return -EFAULT;
817a88b5ba8SSam Ravnborg 
818a88b5ba8SSam Ravnborg 	save_and_clear_fpu();
819a88b5ba8SSam Ravnborg 
820a88b5ba8SSam Ravnborg 	opf = (insn & VIS_OPF_MASK) >> VIS_OPF_SHIFT;
821a88b5ba8SSam Ravnborg 	switch (opf) {
822a88b5ba8SSam Ravnborg 	default:
823a88b5ba8SSam Ravnborg 		return -EINVAL;
824a88b5ba8SSam Ravnborg 
825a88b5ba8SSam Ravnborg 	/* Pixel Formatting Instructions.  */
826a88b5ba8SSam Ravnborg 	case FPACK16_OPF:
827a88b5ba8SSam Ravnborg 	case FPACK32_OPF:
828a88b5ba8SSam Ravnborg 	case FPACKFIX_OPF:
829a88b5ba8SSam Ravnborg 	case FEXPAND_OPF:
830a88b5ba8SSam Ravnborg 	case FPMERGE_OPF:
831a88b5ba8SSam Ravnborg 		pformat(regs, insn, opf);
832a88b5ba8SSam Ravnborg 		break;
833a88b5ba8SSam Ravnborg 
834a88b5ba8SSam Ravnborg 	/* Partitioned Multiply Instructions  */
835a88b5ba8SSam Ravnborg 	case FMUL8x16_OPF:
836a88b5ba8SSam Ravnborg 	case FMUL8x16AU_OPF:
837a88b5ba8SSam Ravnborg 	case FMUL8x16AL_OPF:
838a88b5ba8SSam Ravnborg 	case FMUL8SUx16_OPF:
839a88b5ba8SSam Ravnborg 	case FMUL8ULx16_OPF:
840a88b5ba8SSam Ravnborg 	case FMULD8SUx16_OPF:
841a88b5ba8SSam Ravnborg 	case FMULD8ULx16_OPF:
842a88b5ba8SSam Ravnborg 		pmul(regs, insn, opf);
843a88b5ba8SSam Ravnborg 		break;
844a88b5ba8SSam Ravnborg 
845a88b5ba8SSam Ravnborg 	/* Pixel Compare Instructions  */
846a88b5ba8SSam Ravnborg 	case FCMPGT16_OPF:
847a88b5ba8SSam Ravnborg 	case FCMPGT32_OPF:
848a88b5ba8SSam Ravnborg 	case FCMPLE16_OPF:
849a88b5ba8SSam Ravnborg 	case FCMPLE32_OPF:
850a88b5ba8SSam Ravnborg 	case FCMPNE16_OPF:
851a88b5ba8SSam Ravnborg 	case FCMPNE32_OPF:
852a88b5ba8SSam Ravnborg 	case FCMPEQ16_OPF:
853a88b5ba8SSam Ravnborg 	case FCMPEQ32_OPF:
854a88b5ba8SSam Ravnborg 		pcmp(regs, insn, opf);
855a88b5ba8SSam Ravnborg 		break;
856a88b5ba8SSam Ravnborg 
857a88b5ba8SSam Ravnborg 	/* Edge Handling Instructions  */
858a88b5ba8SSam Ravnborg 	case EDGE8_OPF:
859a88b5ba8SSam Ravnborg 	case EDGE8N_OPF:
860a88b5ba8SSam Ravnborg 	case EDGE8L_OPF:
861a88b5ba8SSam Ravnborg 	case EDGE8LN_OPF:
862a88b5ba8SSam Ravnborg 	case EDGE16_OPF:
863a88b5ba8SSam Ravnborg 	case EDGE16N_OPF:
864a88b5ba8SSam Ravnborg 	case EDGE16L_OPF:
865a88b5ba8SSam Ravnborg 	case EDGE16LN_OPF:
866a88b5ba8SSam Ravnborg 	case EDGE32_OPF:
867a88b5ba8SSam Ravnborg 	case EDGE32N_OPF:
868a88b5ba8SSam Ravnborg 	case EDGE32L_OPF:
869a88b5ba8SSam Ravnborg 	case EDGE32LN_OPF:
870a88b5ba8SSam Ravnborg 		edge(regs, insn, opf);
871a88b5ba8SSam Ravnborg 		break;
872a88b5ba8SSam Ravnborg 
873a88b5ba8SSam Ravnborg 	/* Pixel Component Distance  */
874a88b5ba8SSam Ravnborg 	case PDIST_OPF:
875a88b5ba8SSam Ravnborg 		pdist(regs, insn);
876a88b5ba8SSam Ravnborg 		break;
877a88b5ba8SSam Ravnborg 
878a88b5ba8SSam Ravnborg 	/* Three-Dimensional Array Addressing Instructions  */
879a88b5ba8SSam Ravnborg 	case ARRAY8_OPF:
880a88b5ba8SSam Ravnborg 	case ARRAY16_OPF:
881a88b5ba8SSam Ravnborg 	case ARRAY32_OPF:
882a88b5ba8SSam Ravnborg 		array(regs, insn, opf);
883a88b5ba8SSam Ravnborg 		break;
884a88b5ba8SSam Ravnborg 
885a88b5ba8SSam Ravnborg 	/* Byte Mask and Shuffle Instructions  */
886a88b5ba8SSam Ravnborg 	case BMASK_OPF:
887a88b5ba8SSam Ravnborg 		bmask(regs, insn);
888a88b5ba8SSam Ravnborg 		break;
889a88b5ba8SSam Ravnborg 
890a88b5ba8SSam Ravnborg 	case BSHUFFLE_OPF:
891a88b5ba8SSam Ravnborg 		bshuffle(regs, insn);
892a88b5ba8SSam Ravnborg 		break;
8936cb79b3fSJoe Perches 	}
894a88b5ba8SSam Ravnborg 
895a88b5ba8SSam Ravnborg 	regs->tpc = regs->tnpc;
896a88b5ba8SSam Ravnborg 	regs->tnpc += 4;
897a88b5ba8SSam Ravnborg 	return 0;
898a88b5ba8SSam Ravnborg }
899