xref: /openbmc/linux/arch/sparc/kernel/sun4m_irq.c (revision 08c9388f5816ac9285dce7d07c8867ae1c1e4bcb)
1aba20a82SSam Ravnborg /*
2aba20a82SSam Ravnborg  * sun4m irq support
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  *  djhr: Hacked out of irq.c into a CPU dependent version.
51da177e4SLinus Torvalds  *
61da177e4SLinus Torvalds  *  Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
71da177e4SLinus Torvalds  *  Copyright (C) 1995 Miguel de Icaza (miguel@nuclecu.unam.mx)
81da177e4SLinus Torvalds  *  Copyright (C) 1995 Pete A. Zaitcev (zaitcev@yahoo.com)
91da177e4SLinus Torvalds  *  Copyright (C) 1996 Dave Redman (djhr@tadpole.co.uk)
101da177e4SLinus Torvalds  */
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds #include <asm/timer.h>
131da177e4SLinus Torvalds #include <asm/traps.h>
141da177e4SLinus Torvalds #include <asm/pgalloc.h>
151da177e4SLinus Torvalds #include <asm/pgtable.h>
161da177e4SLinus Torvalds #include <asm/irq.h>
171da177e4SLinus Torvalds #include <asm/io.h>
181da177e4SLinus Torvalds #include <asm/cacheflush.h>
191da177e4SLinus Torvalds 
2032231a66SAl Viro #include "irq.h"
21aba20a82SSam Ravnborg #include "kernel.h"
22aba20a82SSam Ravnborg 
23aba20a82SSam Ravnborg /* Sample sun4m IRQ layout:
24aba20a82SSam Ravnborg  *
25aba20a82SSam Ravnborg  * 0x22 - Power
26aba20a82SSam Ravnborg  * 0x24 - ESP SCSI
27aba20a82SSam Ravnborg  * 0x26 - Lance ethernet
28aba20a82SSam Ravnborg  * 0x2b - Floppy
29aba20a82SSam Ravnborg  * 0x2c - Zilog uart
30aba20a82SSam Ravnborg  * 0x32 - SBUS level 0
31aba20a82SSam Ravnborg  * 0x33 - Parallel port, SBUS level 1
32aba20a82SSam Ravnborg  * 0x35 - SBUS level 2
33aba20a82SSam Ravnborg  * 0x37 - SBUS level 3
34aba20a82SSam Ravnborg  * 0x39 - Audio, Graphics card, SBUS level 4
35aba20a82SSam Ravnborg  * 0x3b - SBUS level 5
36aba20a82SSam Ravnborg  * 0x3d - SBUS level 6
37aba20a82SSam Ravnborg  *
38aba20a82SSam Ravnborg  * Each interrupt source has a mask bit in the interrupt registers.
39aba20a82SSam Ravnborg  * When the mask bit is set, this blocks interrupt deliver.  So you
40aba20a82SSam Ravnborg  * clear the bit to enable the interrupt.
41aba20a82SSam Ravnborg  *
42aba20a82SSam Ravnborg  * Interrupts numbered less than 0x10 are software triggered interrupts
43aba20a82SSam Ravnborg  * and unused by Linux.
44aba20a82SSam Ravnborg  *
45aba20a82SSam Ravnborg  * Interrupt level assignment on sun4m:
46aba20a82SSam Ravnborg  *
47aba20a82SSam Ravnborg  *	level		source
48aba20a82SSam Ravnborg  * ------------------------------------------------------------
49aba20a82SSam Ravnborg  *	  1		softint-1
50aba20a82SSam Ravnborg  *	  2		softint-2, VME/SBUS level 1
51aba20a82SSam Ravnborg  *	  3		softint-3, VME/SBUS level 2
52aba20a82SSam Ravnborg  *	  4		softint-4, onboard SCSI
53aba20a82SSam Ravnborg  *	  5		softint-5, VME/SBUS level 3
54aba20a82SSam Ravnborg  *	  6		softint-6, onboard ETHERNET
55aba20a82SSam Ravnborg  *	  7		softint-7, VME/SBUS level 4
56aba20a82SSam Ravnborg  *	  8		softint-8, onboard VIDEO
57aba20a82SSam Ravnborg  *	  9		softint-9, VME/SBUS level 5, Module Interrupt
58aba20a82SSam Ravnborg  *	 10		softint-10, system counter/timer
59aba20a82SSam Ravnborg  *	 11		softint-11, VME/SBUS level 6, Floppy
60aba20a82SSam Ravnborg  *	 12		softint-12, Keyboard/Mouse, Serial
61aba20a82SSam Ravnborg  *	 13		softint-13, VME/SBUS level 7, ISDN Audio
62aba20a82SSam Ravnborg  *	 14		softint-14, per-processor counter/timer
63aba20a82SSam Ravnborg  *	 15		softint-15, Asynchronous Errors (broadcast)
64aba20a82SSam Ravnborg  *
65aba20a82SSam Ravnborg  * Each interrupt source is masked distinctly in the sun4m interrupt
66aba20a82SSam Ravnborg  * registers.  The PIL level alone is therefore ambiguous, since multiple
67aba20a82SSam Ravnborg  * interrupt sources map to a single PIL.
68aba20a82SSam Ravnborg  *
69aba20a82SSam Ravnborg  * This ambiguity is resolved in the 'intr' property for device nodes
70aba20a82SSam Ravnborg  * in the OF device tree.  Each 'intr' property entry is composed of
71aba20a82SSam Ravnborg  * two 32-bit words.  The first word is the IRQ priority value, which
72aba20a82SSam Ravnborg  * is what we're intersted in.  The second word is the IRQ vector, which
73aba20a82SSam Ravnborg  * is unused.
74aba20a82SSam Ravnborg  *
75aba20a82SSam Ravnborg  * The low 4 bits of the IRQ priority indicate the PIL, and the upper
76aba20a82SSam Ravnborg  * 4 bits indicate onboard vs. SBUS leveled vs. VME leveled.  0x20
77aba20a82SSam Ravnborg  * means onboard, 0x30 means SBUS leveled, and 0x40 means VME leveled.
78aba20a82SSam Ravnborg  *
79aba20a82SSam Ravnborg  * For example, an 'intr' IRQ priority value of 0x24 is onboard SCSI
80aba20a82SSam Ravnborg  * whereas a value of 0x33 is SBUS level 2.  Here are some sample
81aba20a82SSam Ravnborg  * 'intr' property IRQ priority values from ss4, ss5, ss10, ss20, and
82aba20a82SSam Ravnborg  * Tadpole S3 GX systems.
83aba20a82SSam Ravnborg  *
84aba20a82SSam Ravnborg  * esp:		0x24	onboard ESP SCSI
85aba20a82SSam Ravnborg  * le:		0x26	onboard Lance ETHERNET
86aba20a82SSam Ravnborg  * p9100:	0x32	SBUS level 1 P9100 video
87aba20a82SSam Ravnborg  * bpp:		0x33	SBUS level 2 BPP parallel port device
88aba20a82SSam Ravnborg  * DBRI:	0x39	SBUS level 5 DBRI ISDN audio
89aba20a82SSam Ravnborg  * SUNW,leo:	0x39	SBUS level 5 LEO video
90aba20a82SSam Ravnborg  * pcmcia:	0x3b	SBUS level 6 PCMCIA controller
91aba20a82SSam Ravnborg  * uctrl:	0x3b	SBUS level 6 UCTRL device
92aba20a82SSam Ravnborg  * modem:	0x3d	SBUS level 7 MODEM
93aba20a82SSam Ravnborg  * zs:		0x2c	onboard keyboard/mouse/serial
94aba20a82SSam Ravnborg  * floppy:	0x2b	onboard Floppy
95aba20a82SSam Ravnborg  * power:	0x22	onboard power device (XXX unknown mask bit XXX)
96aba20a82SSam Ravnborg  */
97aba20a82SSam Ravnborg 
9832231a66SAl Viro 
9969c010b2SDavid S. Miller /* Code in entry.S needs to get at these register mappings.  */
10069c010b2SDavid S. Miller struct sun4m_irq_percpu __iomem *sun4m_irq_percpu[SUN4M_NCPUS];
10169c010b2SDavid S. Miller struct sun4m_irq_global __iomem *sun4m_irq_global;
10269c010b2SDavid S. Miller 
1036baa9b20SSam Ravnborg struct sun4m_handler_data {
1046baa9b20SSam Ravnborg 	bool    percpu;
1056baa9b20SSam Ravnborg 	long    mask;
1066baa9b20SSam Ravnborg };
1076baa9b20SSam Ravnborg 
10832231a66SAl Viro /* Dave Redman (djhr@tadpole.co.uk)
10932231a66SAl Viro  * The sun4m interrupt registers.
11032231a66SAl Viro  */
11132231a66SAl Viro #define SUN4M_INT_ENABLE	0x80000000
11232231a66SAl Viro #define SUN4M_INT_E14		0x00000080
11332231a66SAl Viro #define SUN4M_INT_E10		0x00080000
11432231a66SAl Viro 
11532231a66SAl Viro #define	SUN4M_INT_MASKALL	0x80000000	  /* mask all interrupts */
11632231a66SAl Viro #define	SUN4M_INT_MODULE_ERR	0x40000000	  /* module error */
1176cf4a924SRobert Reif #define	SUN4M_INT_M2S_WRITE_ERR	0x20000000	  /* write buffer error */
1186cf4a924SRobert Reif #define	SUN4M_INT_ECC_ERR	0x10000000	  /* ecc memory error */
1196cf4a924SRobert Reif #define	SUN4M_INT_VME_ERR	0x08000000	  /* vme async error */
12032231a66SAl Viro #define	SUN4M_INT_FLOPPY	0x00400000	  /* floppy disk */
12132231a66SAl Viro #define	SUN4M_INT_MODULE	0x00200000	  /* module interrupt */
12232231a66SAl Viro #define	SUN4M_INT_VIDEO		0x00100000	  /* onboard video */
12332231a66SAl Viro #define	SUN4M_INT_REALTIME	0x00080000	  /* system timer */
12432231a66SAl Viro #define	SUN4M_INT_SCSI		0x00040000	  /* onboard scsi */
12532231a66SAl Viro #define	SUN4M_INT_AUDIO		0x00020000	  /* audio/isdn */
12632231a66SAl Viro #define	SUN4M_INT_ETHERNET	0x00010000	  /* onboard ethernet */
12732231a66SAl Viro #define	SUN4M_INT_SERIAL	0x00008000	  /* serial ports */
12832231a66SAl Viro #define	SUN4M_INT_KBDMS		0x00004000	  /* keyboard/mouse */
12932231a66SAl Viro #define	SUN4M_INT_SBUSBITS	0x00003F80	  /* sbus int bits */
1306cf4a924SRobert Reif #define	SUN4M_INT_VMEBITS	0x0000007F	  /* vme int bits */
1316cf4a924SRobert Reif 
1326cf4a924SRobert Reif #define	SUN4M_INT_ERROR		(SUN4M_INT_MODULE_ERR |    \
1336cf4a924SRobert Reif 				 SUN4M_INT_M2S_WRITE_ERR | \
1346cf4a924SRobert Reif 				 SUN4M_INT_ECC_ERR |       \
1356cf4a924SRobert Reif 				 SUN4M_INT_VME_ERR)
13632231a66SAl Viro 
13732231a66SAl Viro #define SUN4M_INT_SBUS(x)	(1 << (x+7))
13832231a66SAl Viro #define SUN4M_INT_VME(x)	(1 << (x))
13932231a66SAl Viro 
1406cf4a924SRobert Reif /* Interrupt levels used by OBP */
1416cf4a924SRobert Reif #define	OBP_INT_LEVEL_SOFT	0x10
1426cf4a924SRobert Reif #define	OBP_INT_LEVEL_ONBOARD	0x20
1436cf4a924SRobert Reif #define	OBP_INT_LEVEL_SBUS	0x30
1446cf4a924SRobert Reif #define	OBP_INT_LEVEL_VME	0x40
1456cf4a924SRobert Reif 
1460399bb5bSSam Ravnborg #define SUN4M_TIMER_IRQ         (OBP_INT_LEVEL_ONBOARD | 10)
1476baa9b20SSam Ravnborg #define SUN4M_PROFILE_IRQ       (OBP_INT_LEVEL_ONBOARD | 14)
1480399bb5bSSam Ravnborg 
1496baa9b20SSam Ravnborg static unsigned long sun4m_imask[0x50] = {
1500399bb5bSSam Ravnborg 	/* 0x00 - SMP */
1516cf4a924SRobert Reif 	0,  SUN4M_SOFT_INT(1),
1526cf4a924SRobert Reif 	SUN4M_SOFT_INT(2),  SUN4M_SOFT_INT(3),
1536cf4a924SRobert Reif 	SUN4M_SOFT_INT(4),  SUN4M_SOFT_INT(5),
1546cf4a924SRobert Reif 	SUN4M_SOFT_INT(6),  SUN4M_SOFT_INT(7),
1556cf4a924SRobert Reif 	SUN4M_SOFT_INT(8),  SUN4M_SOFT_INT(9),
1566cf4a924SRobert Reif 	SUN4M_SOFT_INT(10), SUN4M_SOFT_INT(11),
1576cf4a924SRobert Reif 	SUN4M_SOFT_INT(12), SUN4M_SOFT_INT(13),
1586cf4a924SRobert Reif 	SUN4M_SOFT_INT(14), SUN4M_SOFT_INT(15),
1590399bb5bSSam Ravnborg 	/* 0x10 - soft */
1606cf4a924SRobert Reif 	0,  SUN4M_SOFT_INT(1),
1616cf4a924SRobert Reif 	SUN4M_SOFT_INT(2),  SUN4M_SOFT_INT(3),
1626cf4a924SRobert Reif 	SUN4M_SOFT_INT(4),  SUN4M_SOFT_INT(5),
1636cf4a924SRobert Reif 	SUN4M_SOFT_INT(6),  SUN4M_SOFT_INT(7),
1646cf4a924SRobert Reif 	SUN4M_SOFT_INT(8),  SUN4M_SOFT_INT(9),
1656cf4a924SRobert Reif 	SUN4M_SOFT_INT(10), SUN4M_SOFT_INT(11),
1666cf4a924SRobert Reif 	SUN4M_SOFT_INT(12), SUN4M_SOFT_INT(13),
1676cf4a924SRobert Reif 	SUN4M_SOFT_INT(14), SUN4M_SOFT_INT(15),
1680399bb5bSSam Ravnborg 	/* 0x20 - onboard */
1696cf4a924SRobert Reif 	0, 0, 0, 0,
1706cf4a924SRobert Reif 	SUN4M_INT_SCSI,  0, SUN4M_INT_ETHERNET, 0,
1716cf4a924SRobert Reif 	SUN4M_INT_VIDEO, SUN4M_INT_MODULE,
1726cf4a924SRobert Reif 	SUN4M_INT_REALTIME, SUN4M_INT_FLOPPY,
1736cf4a924SRobert Reif 	(SUN4M_INT_SERIAL | SUN4M_INT_KBDMS),
1746baa9b20SSam Ravnborg 	SUN4M_INT_AUDIO, SUN4M_INT_E14, SUN4M_INT_MODULE_ERR,
1750399bb5bSSam Ravnborg 	/* 0x30 - sbus */
1766cf4a924SRobert Reif 	0, 0, SUN4M_INT_SBUS(0), SUN4M_INT_SBUS(1),
1776cf4a924SRobert Reif 	0, SUN4M_INT_SBUS(2), 0, SUN4M_INT_SBUS(3),
1786cf4a924SRobert Reif 	0, SUN4M_INT_SBUS(4), 0, SUN4M_INT_SBUS(5),
1796cf4a924SRobert Reif 	0, SUN4M_INT_SBUS(6), 0, 0,
1800399bb5bSSam Ravnborg 	/* 0x40 - vme */
1816cf4a924SRobert Reif 	0, 0, SUN4M_INT_VME(0), SUN4M_INT_VME(1),
1826cf4a924SRobert Reif 	0, SUN4M_INT_VME(2), 0, SUN4M_INT_VME(3),
1836cf4a924SRobert Reif 	0, SUN4M_INT_VME(4), 0, SUN4M_INT_VME(5),
1846cf4a924SRobert Reif 	0, SUN4M_INT_VME(6), 0, 0
1851da177e4SLinus Torvalds };
1861da177e4SLinus Torvalds 
1876baa9b20SSam Ravnborg static void sun4m_mask_irq(struct irq_data *data)
1881da177e4SLinus Torvalds {
1896baa9b20SSam Ravnborg 	struct sun4m_handler_data *handler_data = data->handler_data;
1901da177e4SLinus Torvalds 	int cpu = smp_processor_id();
1911da177e4SLinus Torvalds 
1926baa9b20SSam Ravnborg 	if (handler_data->mask) {
1936baa9b20SSam Ravnborg 		unsigned long flags;
1941da177e4SLinus Torvalds 
1951da177e4SLinus Torvalds 		local_irq_save(flags);
1966baa9b20SSam Ravnborg 		if (handler_data->percpu) {
1976baa9b20SSam Ravnborg 			sbus_writel(handler_data->mask, &sun4m_irq_percpu[cpu]->set);
1981da177e4SLinus Torvalds 		} else {
1996baa9b20SSam Ravnborg 			sbus_writel(handler_data->mask, &sun4m_irq_global->mask_set);
2006baa9b20SSam Ravnborg 		}
2011da177e4SLinus Torvalds 		local_irq_restore(flags);
2021da177e4SLinus Torvalds 	}
2031da177e4SLinus Torvalds }
2041da177e4SLinus Torvalds 
2056baa9b20SSam Ravnborg static void sun4m_unmask_irq(struct irq_data *data)
2066baa9b20SSam Ravnborg {
2076baa9b20SSam Ravnborg 	struct sun4m_handler_data *handler_data = data->handler_data;
2086baa9b20SSam Ravnborg 	int cpu = smp_processor_id();
2096baa9b20SSam Ravnborg 
2106baa9b20SSam Ravnborg 	if (handler_data->mask) {
2116baa9b20SSam Ravnborg 		unsigned long flags;
2126baa9b20SSam Ravnborg 
2136baa9b20SSam Ravnborg 		local_irq_save(flags);
2146baa9b20SSam Ravnborg 		if (handler_data->percpu) {
2156baa9b20SSam Ravnborg 			sbus_writel(handler_data->mask, &sun4m_irq_percpu[cpu]->clear);
2166baa9b20SSam Ravnborg 		} else {
2176baa9b20SSam Ravnborg 			sbus_writel(handler_data->mask, &sun4m_irq_global->mask_clear);
2186baa9b20SSam Ravnborg 		}
2196baa9b20SSam Ravnborg 		local_irq_restore(flags);
2206baa9b20SSam Ravnborg 	}
2216baa9b20SSam Ravnborg }
2226baa9b20SSam Ravnborg 
2236baa9b20SSam Ravnborg static unsigned int sun4m_startup_irq(struct irq_data *data)
2246baa9b20SSam Ravnborg {
2256baa9b20SSam Ravnborg 	irq_link(data->irq);
2266baa9b20SSam Ravnborg 	sun4m_unmask_irq(data);
2276baa9b20SSam Ravnborg 	return 0;
2286baa9b20SSam Ravnborg }
2296baa9b20SSam Ravnborg 
2306baa9b20SSam Ravnborg static void sun4m_shutdown_irq(struct irq_data *data)
2316baa9b20SSam Ravnborg {
2326baa9b20SSam Ravnborg 	sun4m_mask_irq(data);
2336baa9b20SSam Ravnborg 	irq_unlink(data->irq);
2346baa9b20SSam Ravnborg }
2356baa9b20SSam Ravnborg 
2366baa9b20SSam Ravnborg static struct irq_chip sun4m_irq = {
2376baa9b20SSam Ravnborg 	.name		= "sun4m",
2386baa9b20SSam Ravnborg 	.irq_startup	= sun4m_startup_irq,
2396baa9b20SSam Ravnborg 	.irq_shutdown	= sun4m_shutdown_irq,
2406baa9b20SSam Ravnborg 	.irq_mask	= sun4m_mask_irq,
2416baa9b20SSam Ravnborg 	.irq_unmask	= sun4m_unmask_irq,
2421da177e4SLinus Torvalds };
2431da177e4SLinus Torvalds 
2446baa9b20SSam Ravnborg 
2456baa9b20SSam Ravnborg static unsigned int sun4m_build_device_irq(struct platform_device *op,
2466baa9b20SSam Ravnborg 					   unsigned int real_irq)
2471da177e4SLinus Torvalds {
2486baa9b20SSam Ravnborg 	struct sun4m_handler_data *handler_data;
2496baa9b20SSam Ravnborg 	unsigned int irq;
2506baa9b20SSam Ravnborg 	unsigned int pil;
2516baa9b20SSam Ravnborg 
2526baa9b20SSam Ravnborg 	if (real_irq >= OBP_INT_LEVEL_VME) {
2536baa9b20SSam Ravnborg 		prom_printf("Bogus sun4m IRQ %u\n", real_irq);
2546baa9b20SSam Ravnborg 		prom_halt();
2556baa9b20SSam Ravnborg 	}
2566baa9b20SSam Ravnborg 	pil = (real_irq & 0xf);
2576baa9b20SSam Ravnborg 	irq = irq_alloc(real_irq, pil);
2586baa9b20SSam Ravnborg 
2596baa9b20SSam Ravnborg 	if (irq == 0)
2606baa9b20SSam Ravnborg 		goto out;
2616baa9b20SSam Ravnborg 
2626baa9b20SSam Ravnborg 	handler_data = irq_get_handler_data(irq);
2636baa9b20SSam Ravnborg 	if (unlikely(handler_data))
2646baa9b20SSam Ravnborg 		goto out;
2656baa9b20SSam Ravnborg 
2666baa9b20SSam Ravnborg 	handler_data = kzalloc(sizeof(struct sun4m_handler_data), GFP_ATOMIC);
2676baa9b20SSam Ravnborg 	if (unlikely(!handler_data)) {
2686baa9b20SSam Ravnborg 		prom_printf("IRQ: kzalloc(sun4m_handler_data) failed.\n");
2696baa9b20SSam Ravnborg 		prom_halt();
2701da177e4SLinus Torvalds 	}
2711da177e4SLinus Torvalds 
2726baa9b20SSam Ravnborg 	handler_data->mask = sun4m_imask[real_irq];
2736baa9b20SSam Ravnborg 	handler_data->percpu = real_irq < OBP_INT_LEVEL_ONBOARD;
2746baa9b20SSam Ravnborg 	irq_set_chip_and_handler_name(irq, &sun4m_irq,
2756baa9b20SSam Ravnborg 	                              handle_level_irq, "level");
2766baa9b20SSam Ravnborg 	irq_set_handler_data(irq, handler_data);
2776baa9b20SSam Ravnborg 
2786baa9b20SSam Ravnborg out:
2796baa9b20SSam Ravnborg 	return irq;
2801da177e4SLinus Torvalds }
2811da177e4SLinus Torvalds 
2829b2e43aeSDavid S. Miller struct sun4m_timer_percpu {
2839b2e43aeSDavid S. Miller 	u32		l14_limit;
2849b2e43aeSDavid S. Miller 	u32		l14_count;
2859b2e43aeSDavid S. Miller 	u32		l14_limit_noclear;
2869b2e43aeSDavid S. Miller 	u32		user_timer_start_stop;
2879b2e43aeSDavid S. Miller };
2889b2e43aeSDavid S. Miller 
2899b2e43aeSDavid S. Miller static struct sun4m_timer_percpu __iomem *timers_percpu[SUN4M_NCPUS];
2909b2e43aeSDavid S. Miller 
2919b2e43aeSDavid S. Miller struct sun4m_timer_global {
2929b2e43aeSDavid S. Miller 	u32		l10_limit;
2939b2e43aeSDavid S. Miller 	u32		l10_count;
2949b2e43aeSDavid S. Miller 	u32		l10_limit_noclear;
2959b2e43aeSDavid S. Miller 	u32		reserved;
2969b2e43aeSDavid S. Miller 	u32		timer_config;
2979b2e43aeSDavid S. Miller };
2989b2e43aeSDavid S. Miller 
2999b2e43aeSDavid S. Miller static struct sun4m_timer_global __iomem *timers_global;
3009b2e43aeSDavid S. Miller 
3011da177e4SLinus Torvalds static void sun4m_clear_clock_irq(void)
3021da177e4SLinus Torvalds {
3039b2e43aeSDavid S. Miller 	sbus_readl(&timers_global->l10_limit);
3041da177e4SLinus Torvalds }
3051da177e4SLinus Torvalds 
3066cf4a924SRobert Reif void sun4m_nmi(struct pt_regs *regs)
3076cf4a924SRobert Reif {
3086cf4a924SRobert Reif 	unsigned long afsr, afar, si;
3096cf4a924SRobert Reif 
3106cf4a924SRobert Reif 	printk(KERN_ERR "Aieee: sun4m NMI received!\n");
3116cf4a924SRobert Reif 	/* XXX HyperSparc hack XXX */
3126cf4a924SRobert Reif 	__asm__ __volatile__("mov 0x500, %%g1\n\t"
3136cf4a924SRobert Reif 			     "lda [%%g1] 0x4, %0\n\t"
3146cf4a924SRobert Reif 			     "mov 0x600, %%g1\n\t"
3156cf4a924SRobert Reif 			     "lda [%%g1] 0x4, %1\n\t" :
3166cf4a924SRobert Reif 			     "=r" (afsr), "=r" (afar));
3176cf4a924SRobert Reif 	printk(KERN_ERR "afsr=%08lx afar=%08lx\n", afsr, afar);
3186cf4a924SRobert Reif 	si = sbus_readl(&sun4m_irq_global->pending);
3196cf4a924SRobert Reif 	printk(KERN_ERR "si=%08lx\n", si);
3206cf4a924SRobert Reif 	if (si & SUN4M_INT_MODULE_ERR)
3216cf4a924SRobert Reif 		printk(KERN_ERR "Module async error\n");
3226cf4a924SRobert Reif 	if (si & SUN4M_INT_M2S_WRITE_ERR)
3236cf4a924SRobert Reif 		printk(KERN_ERR "MBus/SBus async error\n");
3246cf4a924SRobert Reif 	if (si & SUN4M_INT_ECC_ERR)
3256cf4a924SRobert Reif 		printk(KERN_ERR "ECC memory error\n");
3266cf4a924SRobert Reif 	if (si & SUN4M_INT_VME_ERR)
3276cf4a924SRobert Reif 		printk(KERN_ERR "VME async error\n");
3286cf4a924SRobert Reif 	printk(KERN_ERR "you lose buddy boy...\n");
3296cf4a924SRobert Reif 	show_regs(regs);
3306cf4a924SRobert Reif 	prom_halt();
3316cf4a924SRobert Reif }
3326cf4a924SRobert Reif 
3336baa9b20SSam Ravnborg void sun4m_unmask_profile_irq(void)
3346baa9b20SSam Ravnborg {
3356baa9b20SSam Ravnborg 	unsigned long flags;
3366baa9b20SSam Ravnborg 
3376baa9b20SSam Ravnborg 	local_irq_save(flags);
3386baa9b20SSam Ravnborg 	sbus_writel(sun4m_imask[SUN4M_PROFILE_IRQ], &sun4m_irq_global->mask_clear);
3396baa9b20SSam Ravnborg 	local_irq_restore(flags);
3406baa9b20SSam Ravnborg }
3416baa9b20SSam Ravnborg 
3421de937a5SDavid S. Miller void sun4m_clear_profile_irq(int cpu)
3431da177e4SLinus Torvalds {
3449b2e43aeSDavid S. Miller 	sbus_readl(&timers_percpu[cpu]->l14_limit);
3451da177e4SLinus Torvalds }
3461da177e4SLinus Torvalds 
3471da177e4SLinus Torvalds static void sun4m_load_profile_irq(int cpu, unsigned int limit)
3481da177e4SLinus Torvalds {
34962f08283STkhai Kirill 	unsigned int value = limit ? timer_value(limit) : 0;
35062f08283STkhai Kirill 	sbus_writel(value, &timers_percpu[cpu]->l14_limit);
3511da177e4SLinus Torvalds }
3521da177e4SLinus Torvalds 
35362f08283STkhai Kirill static void __init sun4m_init_timers(void)
3541da177e4SLinus Torvalds {
3559b2e43aeSDavid S. Miller 	struct device_node *dp = of_find_node_by_name(NULL, "counter");
3569b2e43aeSDavid S. Miller 	int i, err, len, num_cpu_timers;
3576baa9b20SSam Ravnborg 	unsigned int irq;
3589b2e43aeSDavid S. Miller 	const u32 *addr;
3591da177e4SLinus Torvalds 
3609b2e43aeSDavid S. Miller 	if (!dp) {
3619b2e43aeSDavid S. Miller 		printk(KERN_ERR "sun4m_init_timers: No 'counter' node.\n");
3629b2e43aeSDavid S. Miller 		return;
3631da177e4SLinus Torvalds 	}
3641da177e4SLinus Torvalds 
3659b2e43aeSDavid S. Miller 	addr = of_get_property(dp, "address", &len);
366c2e27c35SNicolas Palix 	of_node_put(dp);
3679b2e43aeSDavid S. Miller 	if (!addr) {
3689b2e43aeSDavid S. Miller 		printk(KERN_ERR "sun4m_init_timers: No 'address' prop.\n");
3699b2e43aeSDavid S. Miller 		return;
3701da177e4SLinus Torvalds 	}
3711da177e4SLinus Torvalds 
3729b2e43aeSDavid S. Miller 	num_cpu_timers = (len / sizeof(u32)) - 1;
3739b2e43aeSDavid S. Miller 	for (i = 0; i < num_cpu_timers; i++) {
3749b2e43aeSDavid S. Miller 		timers_percpu[i] = (void __iomem *)
3759b2e43aeSDavid S. Miller 			(unsigned long) addr[i];
3761da177e4SLinus Torvalds 	}
3779b2e43aeSDavid S. Miller 	timers_global = (void __iomem *)
3789b2e43aeSDavid S. Miller 		(unsigned long) addr[num_cpu_timers];
3799b2e43aeSDavid S. Miller 
380e51e07e0STkhai Kirill 	/* Every per-cpu timer works in timer mode */
381e51e07e0STkhai Kirill 	sbus_writel(0x00000000, &timers_global->timer_config);
382e51e07e0STkhai Kirill 
38362f08283STkhai Kirill #ifdef CONFIG_SMP
38462f08283STkhai Kirill 	sparc_config.cs_period = SBUS_CLOCK_RATE * 2;  /* 2 seconds */
38562f08283STkhai Kirill 	sparc_config.features |= FEAT_L14_ONESHOT;
38662f08283STkhai Kirill #else
38762f08283STkhai Kirill 	sparc_config.cs_period = SBUS_CLOCK_RATE / HZ; /* 1/HZ sec  */
38862f08283STkhai Kirill 	sparc_config.features |= FEAT_L10_CLOCKEVENT;
38962f08283STkhai Kirill #endif
39062f08283STkhai Kirill 	sparc_config.features |= FEAT_L10_CLOCKSOURCE;
39162f08283STkhai Kirill 	sbus_writel(timer_value(sparc_config.cs_period),
39262f08283STkhai Kirill 	            &timers_global->l10_limit);
3939b2e43aeSDavid S. Miller 
3949b2e43aeSDavid S. Miller 	master_l10_counter = &timers_global->l10_count;
3959b2e43aeSDavid S. Miller 
3966baa9b20SSam Ravnborg 	irq = sun4m_build_device_irq(NULL, SUN4M_TIMER_IRQ);
3976baa9b20SSam Ravnborg 
39862f08283STkhai Kirill 	err = request_irq(irq, timer_interrupt, IRQF_TIMER, "timer", NULL);
3999b2e43aeSDavid S. Miller 	if (err) {
4009b2e43aeSDavid S. Miller 		printk(KERN_ERR "sun4m_init_timers: Register IRQ error %d.\n",
4019b2e43aeSDavid S. Miller 			err);
4029b2e43aeSDavid S. Miller 		return;
4039b2e43aeSDavid S. Miller 	}
4049b2e43aeSDavid S. Miller 
4059b2e43aeSDavid S. Miller 	for (i = 0; i < num_cpu_timers; i++)
4069b2e43aeSDavid S. Miller 		sbus_writel(0, &timers_percpu[i]->l14_limit);
4079b2e43aeSDavid S. Miller 	if (num_cpu_timers == 4)
40869c010b2SDavid S. Miller 		sbus_writel(SUN4M_INT_E14, &sun4m_irq_global->mask_set);
4099b2e43aeSDavid S. Miller 
4101da177e4SLinus Torvalds #ifdef CONFIG_SMP
4111da177e4SLinus Torvalds 	{
4121da177e4SLinus Torvalds 		unsigned long flags;
4131da177e4SLinus Torvalds 		struct tt_entry *trap_table = &sparc_ttable[SP_TRAP_IRQ1 + (14 - 1)];
4141da177e4SLinus Torvalds 
4151da177e4SLinus Torvalds 		/* For SMP we use the level 14 ticker, however the bootup code
416d1a78c32SSimon Arlott 		 * has copied the firmware's level 14 vector into the boot cpu's
4171da177e4SLinus Torvalds 		 * trap table, we must fix this now or we get squashed.
4181da177e4SLinus Torvalds 		 */
4191da177e4SLinus Torvalds 		local_irq_save(flags);
4201da177e4SLinus Torvalds 		trap_table->inst_one = lvl14_save[0];
4211da177e4SLinus Torvalds 		trap_table->inst_two = lvl14_save[1];
4221da177e4SLinus Torvalds 		trap_table->inst_three = lvl14_save[2];
4231da177e4SLinus Torvalds 		trap_table->inst_four = lvl14_save[3];
4245d83d666SDavid S. Miller 		local_ops->cache_all();
4251da177e4SLinus Torvalds 		local_irq_restore(flags);
4261da177e4SLinus Torvalds 	}
4271da177e4SLinus Torvalds #endif
4281da177e4SLinus Torvalds }
4291da177e4SLinus Torvalds 
4301da177e4SLinus Torvalds void __init sun4m_init_IRQ(void)
4311da177e4SLinus Torvalds {
43269c010b2SDavid S. Miller 	struct device_node *dp = of_find_node_by_name(NULL, "interrupt");
43369c010b2SDavid S. Miller 	int len, i, mid, num_cpu_iregs;
43469c010b2SDavid S. Miller 	const u32 *addr;
43569c010b2SDavid S. Miller 
43669c010b2SDavid S. Miller 	if (!dp) {
43769c010b2SDavid S. Miller 		printk(KERN_ERR "sun4m_init_IRQ: No 'interrupt' node.\n");
43869c010b2SDavid S. Miller 		return;
43969c010b2SDavid S. Miller 	}
44069c010b2SDavid S. Miller 
44169c010b2SDavid S. Miller 	addr = of_get_property(dp, "address", &len);
442c2e27c35SNicolas Palix 	of_node_put(dp);
44369c010b2SDavid S. Miller 	if (!addr) {
44469c010b2SDavid S. Miller 		printk(KERN_ERR "sun4m_init_IRQ: No 'address' prop.\n");
44569c010b2SDavid S. Miller 		return;
44669c010b2SDavid S. Miller 	}
44769c010b2SDavid S. Miller 
44869c010b2SDavid S. Miller 	num_cpu_iregs = (len / sizeof(u32)) - 1;
44969c010b2SDavid S. Miller 	for (i = 0; i < num_cpu_iregs; i++) {
45069c010b2SDavid S. Miller 		sun4m_irq_percpu[i] = (void __iomem *)
45169c010b2SDavid S. Miller 			(unsigned long) addr[i];
45269c010b2SDavid S. Miller 	}
45369c010b2SDavid S. Miller 	sun4m_irq_global = (void __iomem *)
45469c010b2SDavid S. Miller 		(unsigned long) addr[num_cpu_iregs];
4551da177e4SLinus Torvalds 
4561da177e4SLinus Torvalds 	local_irq_disable();
4571da177e4SLinus Torvalds 
45869c010b2SDavid S. Miller 	sbus_writel(~SUN4M_INT_MASKALL, &sun4m_irq_global->mask_set);
4591da177e4SLinus Torvalds 	for (i = 0; !cpu_find_by_instance(i, NULL, &mid); i++)
46069c010b2SDavid S. Miller 		sbus_writel(~0x17fff, &sun4m_irq_percpu[mid]->clear);
4611da177e4SLinus Torvalds 
462e7913de9SDavid S. Miller 	if (num_cpu_iregs == 4)
46369c010b2SDavid S. Miller 		sbus_writel(0, &sun4m_irq_global->interrupt_target);
464e7913de9SDavid S. Miller 
465472bc4f2SSam Ravnborg 	sparc_config.init_timers      = sun4m_init_timers;
466472bc4f2SSam Ravnborg 	sparc_config.build_device_irq = sun4m_build_device_irq;
46762f08283STkhai Kirill 	sparc_config.clock_rate       = SBUS_CLOCK_RATE;
468*08c9388fSSam Ravnborg 	sparc_config.clear_clock_irq  = sun4m_clear_clock_irq;
469*08c9388fSSam Ravnborg 	sparc_config.load_profile_irq = sun4m_load_profile_irq;
470*08c9388fSSam Ravnborg 
471bbdc2661SSam Ravnborg 
4721da177e4SLinus Torvalds 	/* Cannot enable interrupts until OBP ticker is disabled. */
4731da177e4SLinus Torvalds }
474