1*a88b5ba8SSam Ravnborg /* psycho_common.c: Code common to PSYCHO and derivative PCI controllers. 2*a88b5ba8SSam Ravnborg * 3*a88b5ba8SSam Ravnborg * Copyright (C) 2008 David S. Miller <davem@davemloft.net> 4*a88b5ba8SSam Ravnborg */ 5*a88b5ba8SSam Ravnborg #include <linux/kernel.h> 6*a88b5ba8SSam Ravnborg #include <linux/interrupt.h> 7*a88b5ba8SSam Ravnborg 8*a88b5ba8SSam Ravnborg #include <asm/upa.h> 9*a88b5ba8SSam Ravnborg 10*a88b5ba8SSam Ravnborg #include "pci_impl.h" 11*a88b5ba8SSam Ravnborg #include "iommu_common.h" 12*a88b5ba8SSam Ravnborg #include "psycho_common.h" 13*a88b5ba8SSam Ravnborg 14*a88b5ba8SSam Ravnborg #define PSYCHO_STRBUF_CTRL_DENAB 0x0000000000000002UL 15*a88b5ba8SSam Ravnborg #define PSYCHO_STCERR_WRITE 0x0000000000000002UL 16*a88b5ba8SSam Ravnborg #define PSYCHO_STCERR_READ 0x0000000000000001UL 17*a88b5ba8SSam Ravnborg #define PSYCHO_STCTAG_PPN 0x0fffffff00000000UL 18*a88b5ba8SSam Ravnborg #define PSYCHO_STCTAG_VPN 0x00000000ffffe000UL 19*a88b5ba8SSam Ravnborg #define PSYCHO_STCTAG_VALID 0x0000000000000002UL 20*a88b5ba8SSam Ravnborg #define PSYCHO_STCTAG_WRITE 0x0000000000000001UL 21*a88b5ba8SSam Ravnborg #define PSYCHO_STCLINE_LINDX 0x0000000001e00000UL 22*a88b5ba8SSam Ravnborg #define PSYCHO_STCLINE_SPTR 0x00000000001f8000UL 23*a88b5ba8SSam Ravnborg #define PSYCHO_STCLINE_LADDR 0x0000000000007f00UL 24*a88b5ba8SSam Ravnborg #define PSYCHO_STCLINE_EPTR 0x00000000000000fcUL 25*a88b5ba8SSam Ravnborg #define PSYCHO_STCLINE_VALID 0x0000000000000002UL 26*a88b5ba8SSam Ravnborg #define PSYCHO_STCLINE_FOFN 0x0000000000000001UL 27*a88b5ba8SSam Ravnborg 28*a88b5ba8SSam Ravnborg static DEFINE_SPINLOCK(stc_buf_lock); 29*a88b5ba8SSam Ravnborg static unsigned long stc_error_buf[128]; 30*a88b5ba8SSam Ravnborg static unsigned long stc_tag_buf[16]; 31*a88b5ba8SSam Ravnborg static unsigned long stc_line_buf[16]; 32*a88b5ba8SSam Ravnborg 33*a88b5ba8SSam Ravnborg static void psycho_check_stc_error(struct pci_pbm_info *pbm) 34*a88b5ba8SSam Ravnborg { 35*a88b5ba8SSam Ravnborg unsigned long err_base, tag_base, line_base; 36*a88b5ba8SSam Ravnborg struct strbuf *strbuf = &pbm->stc; 37*a88b5ba8SSam Ravnborg u64 control; 38*a88b5ba8SSam Ravnborg int i; 39*a88b5ba8SSam Ravnborg 40*a88b5ba8SSam Ravnborg if (!strbuf->strbuf_control) 41*a88b5ba8SSam Ravnborg return; 42*a88b5ba8SSam Ravnborg 43*a88b5ba8SSam Ravnborg err_base = strbuf->strbuf_err_stat; 44*a88b5ba8SSam Ravnborg tag_base = strbuf->strbuf_tag_diag; 45*a88b5ba8SSam Ravnborg line_base = strbuf->strbuf_line_diag; 46*a88b5ba8SSam Ravnborg 47*a88b5ba8SSam Ravnborg spin_lock(&stc_buf_lock); 48*a88b5ba8SSam Ravnborg 49*a88b5ba8SSam Ravnborg /* This is __REALLY__ dangerous. When we put the streaming 50*a88b5ba8SSam Ravnborg * buffer into diagnostic mode to probe it's tags and error 51*a88b5ba8SSam Ravnborg * status, we _must_ clear all of the line tag valid bits 52*a88b5ba8SSam Ravnborg * before re-enabling the streaming buffer. If any dirty data 53*a88b5ba8SSam Ravnborg * lives in the STC when we do this, we will end up 54*a88b5ba8SSam Ravnborg * invalidating it before it has a chance to reach main 55*a88b5ba8SSam Ravnborg * memory. 56*a88b5ba8SSam Ravnborg */ 57*a88b5ba8SSam Ravnborg control = upa_readq(strbuf->strbuf_control); 58*a88b5ba8SSam Ravnborg upa_writeq(control | PSYCHO_STRBUF_CTRL_DENAB, strbuf->strbuf_control); 59*a88b5ba8SSam Ravnborg for (i = 0; i < 128; i++) { 60*a88b5ba8SSam Ravnborg u64 val; 61*a88b5ba8SSam Ravnborg 62*a88b5ba8SSam Ravnborg val = upa_readq(err_base + (i * 8UL)); 63*a88b5ba8SSam Ravnborg upa_writeq(0UL, err_base + (i * 8UL)); 64*a88b5ba8SSam Ravnborg stc_error_buf[i] = val; 65*a88b5ba8SSam Ravnborg } 66*a88b5ba8SSam Ravnborg for (i = 0; i < 16; i++) { 67*a88b5ba8SSam Ravnborg stc_tag_buf[i] = upa_readq(tag_base + (i * 8UL)); 68*a88b5ba8SSam Ravnborg stc_line_buf[i] = upa_readq(line_base + (i * 8UL)); 69*a88b5ba8SSam Ravnborg upa_writeq(0UL, tag_base + (i * 8UL)); 70*a88b5ba8SSam Ravnborg upa_writeq(0UL, line_base + (i * 8UL)); 71*a88b5ba8SSam Ravnborg } 72*a88b5ba8SSam Ravnborg 73*a88b5ba8SSam Ravnborg /* OK, state is logged, exit diagnostic mode. */ 74*a88b5ba8SSam Ravnborg upa_writeq(control, strbuf->strbuf_control); 75*a88b5ba8SSam Ravnborg 76*a88b5ba8SSam Ravnborg for (i = 0; i < 16; i++) { 77*a88b5ba8SSam Ravnborg int j, saw_error, first, last; 78*a88b5ba8SSam Ravnborg 79*a88b5ba8SSam Ravnborg saw_error = 0; 80*a88b5ba8SSam Ravnborg first = i * 8; 81*a88b5ba8SSam Ravnborg last = first + 8; 82*a88b5ba8SSam Ravnborg for (j = first; j < last; j++) { 83*a88b5ba8SSam Ravnborg u64 errval = stc_error_buf[j]; 84*a88b5ba8SSam Ravnborg if (errval != 0) { 85*a88b5ba8SSam Ravnborg saw_error++; 86*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: STC_ERR(%d)[wr(%d)" 87*a88b5ba8SSam Ravnborg "rd(%d)]\n", 88*a88b5ba8SSam Ravnborg pbm->name, 89*a88b5ba8SSam Ravnborg j, 90*a88b5ba8SSam Ravnborg (errval & PSYCHO_STCERR_WRITE) ? 1 : 0, 91*a88b5ba8SSam Ravnborg (errval & PSYCHO_STCERR_READ) ? 1 : 0); 92*a88b5ba8SSam Ravnborg } 93*a88b5ba8SSam Ravnborg } 94*a88b5ba8SSam Ravnborg if (saw_error != 0) { 95*a88b5ba8SSam Ravnborg u64 tagval = stc_tag_buf[i]; 96*a88b5ba8SSam Ravnborg u64 lineval = stc_line_buf[i]; 97*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: STC_TAG(%d)[PA(%016lx)VA(%08lx)" 98*a88b5ba8SSam Ravnborg "V(%d)W(%d)]\n", 99*a88b5ba8SSam Ravnborg pbm->name, 100*a88b5ba8SSam Ravnborg i, 101*a88b5ba8SSam Ravnborg ((tagval & PSYCHO_STCTAG_PPN) >> 19UL), 102*a88b5ba8SSam Ravnborg (tagval & PSYCHO_STCTAG_VPN), 103*a88b5ba8SSam Ravnborg ((tagval & PSYCHO_STCTAG_VALID) ? 1 : 0), 104*a88b5ba8SSam Ravnborg ((tagval & PSYCHO_STCTAG_WRITE) ? 1 : 0)); 105*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: STC_LINE(%d)[LIDX(%lx)SP(%lx)" 106*a88b5ba8SSam Ravnborg "LADDR(%lx)EP(%lx)V(%d)FOFN(%d)]\n", 107*a88b5ba8SSam Ravnborg pbm->name, 108*a88b5ba8SSam Ravnborg i, 109*a88b5ba8SSam Ravnborg ((lineval & PSYCHO_STCLINE_LINDX) >> 21UL), 110*a88b5ba8SSam Ravnborg ((lineval & PSYCHO_STCLINE_SPTR) >> 15UL), 111*a88b5ba8SSam Ravnborg ((lineval & PSYCHO_STCLINE_LADDR) >> 8UL), 112*a88b5ba8SSam Ravnborg ((lineval & PSYCHO_STCLINE_EPTR) >> 2UL), 113*a88b5ba8SSam Ravnborg ((lineval & PSYCHO_STCLINE_VALID) ? 1 : 0), 114*a88b5ba8SSam Ravnborg ((lineval & PSYCHO_STCLINE_FOFN) ? 1 : 0)); 115*a88b5ba8SSam Ravnborg } 116*a88b5ba8SSam Ravnborg } 117*a88b5ba8SSam Ravnborg 118*a88b5ba8SSam Ravnborg spin_unlock(&stc_buf_lock); 119*a88b5ba8SSam Ravnborg } 120*a88b5ba8SSam Ravnborg 121*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG 0xa580UL 122*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_DATA 0xa600UL 123*a88b5ba8SSam Ravnborg 124*a88b5ba8SSam Ravnborg static void psycho_record_iommu_tags_and_data(struct pci_pbm_info *pbm, 125*a88b5ba8SSam Ravnborg u64 *tag, u64 *data) 126*a88b5ba8SSam Ravnborg { 127*a88b5ba8SSam Ravnborg int i; 128*a88b5ba8SSam Ravnborg 129*a88b5ba8SSam Ravnborg for (i = 0; i < 16; i++) { 130*a88b5ba8SSam Ravnborg unsigned long base = pbm->controller_regs; 131*a88b5ba8SSam Ravnborg unsigned long off = i * 8UL; 132*a88b5ba8SSam Ravnborg 133*a88b5ba8SSam Ravnborg tag[i] = upa_readq(base + PSYCHO_IOMMU_TAG+off); 134*a88b5ba8SSam Ravnborg data[i] = upa_readq(base + PSYCHO_IOMMU_DATA+off); 135*a88b5ba8SSam Ravnborg 136*a88b5ba8SSam Ravnborg /* Now clear out the entry. */ 137*a88b5ba8SSam Ravnborg upa_writeq(0, base + PSYCHO_IOMMU_TAG + off); 138*a88b5ba8SSam Ravnborg upa_writeq(0, base + PSYCHO_IOMMU_DATA + off); 139*a88b5ba8SSam Ravnborg } 140*a88b5ba8SSam Ravnborg } 141*a88b5ba8SSam Ravnborg 142*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG_ERRSTS (0x3UL << 23UL) 143*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG_ERR (0x1UL << 22UL) 144*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG_WRITE (0x1UL << 21UL) 145*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG_STREAM (0x1UL << 20UL) 146*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG_SIZE (0x1UL << 19UL) 147*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG_VPAGE 0x7ffffUL 148*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_DATA_VALID (1UL << 30UL) 149*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_DATA_CACHE (1UL << 28UL) 150*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_DATA_PPAGE 0xfffffffUL 151*a88b5ba8SSam Ravnborg 152*a88b5ba8SSam Ravnborg static void psycho_dump_iommu_tags_and_data(struct pci_pbm_info *pbm, 153*a88b5ba8SSam Ravnborg u64 *tag, u64 *data) 154*a88b5ba8SSam Ravnborg { 155*a88b5ba8SSam Ravnborg int i; 156*a88b5ba8SSam Ravnborg 157*a88b5ba8SSam Ravnborg for (i = 0; i < 16; i++) { 158*a88b5ba8SSam Ravnborg u64 tag_val, data_val; 159*a88b5ba8SSam Ravnborg const char *type_str; 160*a88b5ba8SSam Ravnborg tag_val = tag[i]; 161*a88b5ba8SSam Ravnborg if (!(tag_val & PSYCHO_IOMMU_TAG_ERR)) 162*a88b5ba8SSam Ravnborg continue; 163*a88b5ba8SSam Ravnborg 164*a88b5ba8SSam Ravnborg data_val = data[i]; 165*a88b5ba8SSam Ravnborg switch((tag_val & PSYCHO_IOMMU_TAG_ERRSTS) >> 23UL) { 166*a88b5ba8SSam Ravnborg case 0: 167*a88b5ba8SSam Ravnborg type_str = "Protection Error"; 168*a88b5ba8SSam Ravnborg break; 169*a88b5ba8SSam Ravnborg case 1: 170*a88b5ba8SSam Ravnborg type_str = "Invalid Error"; 171*a88b5ba8SSam Ravnborg break; 172*a88b5ba8SSam Ravnborg case 2: 173*a88b5ba8SSam Ravnborg type_str = "TimeOut Error"; 174*a88b5ba8SSam Ravnborg break; 175*a88b5ba8SSam Ravnborg case 3: 176*a88b5ba8SSam Ravnborg default: 177*a88b5ba8SSam Ravnborg type_str = "ECC Error"; 178*a88b5ba8SSam Ravnborg break; 179*a88b5ba8SSam Ravnborg } 180*a88b5ba8SSam Ravnborg 181*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: IOMMU TAG(%d)[error(%s) wr(%d) " 182*a88b5ba8SSam Ravnborg "str(%d) sz(%dK) vpg(%08lx)]\n", 183*a88b5ba8SSam Ravnborg pbm->name, i, type_str, 184*a88b5ba8SSam Ravnborg ((tag_val & PSYCHO_IOMMU_TAG_WRITE) ? 1 : 0), 185*a88b5ba8SSam Ravnborg ((tag_val & PSYCHO_IOMMU_TAG_STREAM) ? 1 : 0), 186*a88b5ba8SSam Ravnborg ((tag_val & PSYCHO_IOMMU_TAG_SIZE) ? 64 : 8), 187*a88b5ba8SSam Ravnborg (tag_val & PSYCHO_IOMMU_TAG_VPAGE) << IOMMU_PAGE_SHIFT); 188*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: IOMMU DATA(%d)[valid(%d) cache(%d) " 189*a88b5ba8SSam Ravnborg "ppg(%016lx)]\n", 190*a88b5ba8SSam Ravnborg pbm->name, i, 191*a88b5ba8SSam Ravnborg ((data_val & PSYCHO_IOMMU_DATA_VALID) ? 1 : 0), 192*a88b5ba8SSam Ravnborg ((data_val & PSYCHO_IOMMU_DATA_CACHE) ? 1 : 0), 193*a88b5ba8SSam Ravnborg (data_val & PSYCHO_IOMMU_DATA_PPAGE)<<IOMMU_PAGE_SHIFT); 194*a88b5ba8SSam Ravnborg } 195*a88b5ba8SSam Ravnborg } 196*a88b5ba8SSam Ravnborg 197*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CTRL_XLTESTAT 0x0000000006000000UL 198*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CTRL_XLTEERR 0x0000000001000000UL 199*a88b5ba8SSam Ravnborg 200*a88b5ba8SSam Ravnborg void psycho_check_iommu_error(struct pci_pbm_info *pbm, 201*a88b5ba8SSam Ravnborg unsigned long afsr, 202*a88b5ba8SSam Ravnborg unsigned long afar, 203*a88b5ba8SSam Ravnborg enum psycho_error_type type) 204*a88b5ba8SSam Ravnborg { 205*a88b5ba8SSam Ravnborg u64 control, iommu_tag[16], iommu_data[16]; 206*a88b5ba8SSam Ravnborg struct iommu *iommu = pbm->iommu; 207*a88b5ba8SSam Ravnborg unsigned long flags; 208*a88b5ba8SSam Ravnborg 209*a88b5ba8SSam Ravnborg spin_lock_irqsave(&iommu->lock, flags); 210*a88b5ba8SSam Ravnborg control = upa_readq(iommu->iommu_control); 211*a88b5ba8SSam Ravnborg if (control & PSYCHO_IOMMU_CTRL_XLTEERR) { 212*a88b5ba8SSam Ravnborg const char *type_str; 213*a88b5ba8SSam Ravnborg 214*a88b5ba8SSam Ravnborg control &= ~PSYCHO_IOMMU_CTRL_XLTEERR; 215*a88b5ba8SSam Ravnborg upa_writeq(control, iommu->iommu_control); 216*a88b5ba8SSam Ravnborg 217*a88b5ba8SSam Ravnborg switch ((control & PSYCHO_IOMMU_CTRL_XLTESTAT) >> 25UL) { 218*a88b5ba8SSam Ravnborg case 0: 219*a88b5ba8SSam Ravnborg type_str = "Protection Error"; 220*a88b5ba8SSam Ravnborg break; 221*a88b5ba8SSam Ravnborg case 1: 222*a88b5ba8SSam Ravnborg type_str = "Invalid Error"; 223*a88b5ba8SSam Ravnborg break; 224*a88b5ba8SSam Ravnborg case 2: 225*a88b5ba8SSam Ravnborg type_str = "TimeOut Error"; 226*a88b5ba8SSam Ravnborg break; 227*a88b5ba8SSam Ravnborg case 3: 228*a88b5ba8SSam Ravnborg default: 229*a88b5ba8SSam Ravnborg type_str = "ECC Error"; 230*a88b5ba8SSam Ravnborg break; 231*a88b5ba8SSam Ravnborg }; 232*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: IOMMU Error, type[%s]\n", 233*a88b5ba8SSam Ravnborg pbm->name, type_str); 234*a88b5ba8SSam Ravnborg 235*a88b5ba8SSam Ravnborg /* It is very possible for another DVMA to occur while 236*a88b5ba8SSam Ravnborg * we do this probe, and corrupt the system further. 237*a88b5ba8SSam Ravnborg * But we are so screwed at this point that we are 238*a88b5ba8SSam Ravnborg * likely to crash hard anyways, so get as much 239*a88b5ba8SSam Ravnborg * diagnostic information to the console as we can. 240*a88b5ba8SSam Ravnborg */ 241*a88b5ba8SSam Ravnborg psycho_record_iommu_tags_and_data(pbm, iommu_tag, iommu_data); 242*a88b5ba8SSam Ravnborg psycho_dump_iommu_tags_and_data(pbm, iommu_tag, iommu_data); 243*a88b5ba8SSam Ravnborg } 244*a88b5ba8SSam Ravnborg psycho_check_stc_error(pbm); 245*a88b5ba8SSam Ravnborg spin_unlock_irqrestore(&iommu->lock, flags); 246*a88b5ba8SSam Ravnborg } 247*a88b5ba8SSam Ravnborg 248*a88b5ba8SSam Ravnborg #define PSYCHO_PCICTRL_SBH_ERR 0x0000000800000000UL 249*a88b5ba8SSam Ravnborg #define PSYCHO_PCICTRL_SERR 0x0000000400000000UL 250*a88b5ba8SSam Ravnborg 251*a88b5ba8SSam Ravnborg static irqreturn_t psycho_pcierr_intr_other(struct pci_pbm_info *pbm) 252*a88b5ba8SSam Ravnborg { 253*a88b5ba8SSam Ravnborg irqreturn_t ret = IRQ_NONE; 254*a88b5ba8SSam Ravnborg u64 csr, csr_error_bits; 255*a88b5ba8SSam Ravnborg u16 stat, *addr; 256*a88b5ba8SSam Ravnborg 257*a88b5ba8SSam Ravnborg csr = upa_readq(pbm->pci_csr); 258*a88b5ba8SSam Ravnborg csr_error_bits = csr & (PSYCHO_PCICTRL_SBH_ERR | PSYCHO_PCICTRL_SERR); 259*a88b5ba8SSam Ravnborg if (csr_error_bits) { 260*a88b5ba8SSam Ravnborg /* Clear the errors. */ 261*a88b5ba8SSam Ravnborg upa_writeq(csr, pbm->pci_csr); 262*a88b5ba8SSam Ravnborg 263*a88b5ba8SSam Ravnborg /* Log 'em. */ 264*a88b5ba8SSam Ravnborg if (csr_error_bits & PSYCHO_PCICTRL_SBH_ERR) 265*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: PCI streaming byte hole " 266*a88b5ba8SSam Ravnborg "error asserted.\n", pbm->name); 267*a88b5ba8SSam Ravnborg if (csr_error_bits & PSYCHO_PCICTRL_SERR) 268*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: PCI SERR signal asserted.\n", 269*a88b5ba8SSam Ravnborg pbm->name); 270*a88b5ba8SSam Ravnborg ret = IRQ_HANDLED; 271*a88b5ba8SSam Ravnborg } 272*a88b5ba8SSam Ravnborg addr = psycho_pci_config_mkaddr(pbm, pbm->pci_first_busno, 273*a88b5ba8SSam Ravnborg 0, PCI_STATUS); 274*a88b5ba8SSam Ravnborg pci_config_read16(addr, &stat); 275*a88b5ba8SSam Ravnborg if (stat & (PCI_STATUS_PARITY | 276*a88b5ba8SSam Ravnborg PCI_STATUS_SIG_TARGET_ABORT | 277*a88b5ba8SSam Ravnborg PCI_STATUS_REC_TARGET_ABORT | 278*a88b5ba8SSam Ravnborg PCI_STATUS_REC_MASTER_ABORT | 279*a88b5ba8SSam Ravnborg PCI_STATUS_SIG_SYSTEM_ERROR)) { 280*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: PCI bus error, PCI_STATUS[%04x]\n", 281*a88b5ba8SSam Ravnborg pbm->name, stat); 282*a88b5ba8SSam Ravnborg pci_config_write16(addr, 0xffff); 283*a88b5ba8SSam Ravnborg ret = IRQ_HANDLED; 284*a88b5ba8SSam Ravnborg } 285*a88b5ba8SSam Ravnborg return ret; 286*a88b5ba8SSam Ravnborg } 287*a88b5ba8SSam Ravnborg 288*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_PMA 0x8000000000000000UL 289*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_PTA 0x4000000000000000UL 290*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_PRTRY 0x2000000000000000UL 291*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_PPERR 0x1000000000000000UL 292*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_SMA 0x0800000000000000UL 293*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_STA 0x0400000000000000UL 294*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_SRTRY 0x0200000000000000UL 295*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_SPERR 0x0100000000000000UL 296*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_RESV1 0x00ff000000000000UL 297*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_BMSK 0x0000ffff00000000UL 298*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_BLK 0x0000000080000000UL 299*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_RESV2 0x0000000040000000UL 300*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_MID 0x000000003e000000UL 301*a88b5ba8SSam Ravnborg #define PSYCHO_PCIAFSR_RESV3 0x0000000001ffffffUL 302*a88b5ba8SSam Ravnborg 303*a88b5ba8SSam Ravnborg irqreturn_t psycho_pcierr_intr(int irq, void *dev_id) 304*a88b5ba8SSam Ravnborg { 305*a88b5ba8SSam Ravnborg struct pci_pbm_info *pbm = dev_id; 306*a88b5ba8SSam Ravnborg u64 afsr, afar, error_bits; 307*a88b5ba8SSam Ravnborg int reported; 308*a88b5ba8SSam Ravnborg 309*a88b5ba8SSam Ravnborg afsr = upa_readq(pbm->pci_afsr); 310*a88b5ba8SSam Ravnborg afar = upa_readq(pbm->pci_afar); 311*a88b5ba8SSam Ravnborg error_bits = afsr & 312*a88b5ba8SSam Ravnborg (PSYCHO_PCIAFSR_PMA | PSYCHO_PCIAFSR_PTA | 313*a88b5ba8SSam Ravnborg PSYCHO_PCIAFSR_PRTRY | PSYCHO_PCIAFSR_PPERR | 314*a88b5ba8SSam Ravnborg PSYCHO_PCIAFSR_SMA | PSYCHO_PCIAFSR_STA | 315*a88b5ba8SSam Ravnborg PSYCHO_PCIAFSR_SRTRY | PSYCHO_PCIAFSR_SPERR); 316*a88b5ba8SSam Ravnborg if (!error_bits) 317*a88b5ba8SSam Ravnborg return psycho_pcierr_intr_other(pbm); 318*a88b5ba8SSam Ravnborg upa_writeq(error_bits, pbm->pci_afsr); 319*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: PCI Error, primary error type[%s]\n", 320*a88b5ba8SSam Ravnborg pbm->name, 321*a88b5ba8SSam Ravnborg (((error_bits & PSYCHO_PCIAFSR_PMA) ? 322*a88b5ba8SSam Ravnborg "Master Abort" : 323*a88b5ba8SSam Ravnborg ((error_bits & PSYCHO_PCIAFSR_PTA) ? 324*a88b5ba8SSam Ravnborg "Target Abort" : 325*a88b5ba8SSam Ravnborg ((error_bits & PSYCHO_PCIAFSR_PRTRY) ? 326*a88b5ba8SSam Ravnborg "Excessive Retries" : 327*a88b5ba8SSam Ravnborg ((error_bits & PSYCHO_PCIAFSR_PPERR) ? 328*a88b5ba8SSam Ravnborg "Parity Error" : "???")))))); 329*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: bytemask[%04lx] UPA_MID[%02lx] was_block(%d)\n", 330*a88b5ba8SSam Ravnborg pbm->name, 331*a88b5ba8SSam Ravnborg (afsr & PSYCHO_PCIAFSR_BMSK) >> 32UL, 332*a88b5ba8SSam Ravnborg (afsr & PSYCHO_PCIAFSR_MID) >> 25UL, 333*a88b5ba8SSam Ravnborg (afsr & PSYCHO_PCIAFSR_BLK) ? 1 : 0); 334*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: PCI AFAR [%016lx]\n", pbm->name, afar); 335*a88b5ba8SSam Ravnborg printk(KERN_ERR "%s: PCI Secondary errors [", pbm->name); 336*a88b5ba8SSam Ravnborg reported = 0; 337*a88b5ba8SSam Ravnborg if (afsr & PSYCHO_PCIAFSR_SMA) { 338*a88b5ba8SSam Ravnborg reported++; 339*a88b5ba8SSam Ravnborg printk("(Master Abort)"); 340*a88b5ba8SSam Ravnborg } 341*a88b5ba8SSam Ravnborg if (afsr & PSYCHO_PCIAFSR_STA) { 342*a88b5ba8SSam Ravnborg reported++; 343*a88b5ba8SSam Ravnborg printk("(Target Abort)"); 344*a88b5ba8SSam Ravnborg } 345*a88b5ba8SSam Ravnborg if (afsr & PSYCHO_PCIAFSR_SRTRY) { 346*a88b5ba8SSam Ravnborg reported++; 347*a88b5ba8SSam Ravnborg printk("(Excessive Retries)"); 348*a88b5ba8SSam Ravnborg } 349*a88b5ba8SSam Ravnborg if (afsr & PSYCHO_PCIAFSR_SPERR) { 350*a88b5ba8SSam Ravnborg reported++; 351*a88b5ba8SSam Ravnborg printk("(Parity Error)"); 352*a88b5ba8SSam Ravnborg } 353*a88b5ba8SSam Ravnborg if (!reported) 354*a88b5ba8SSam Ravnborg printk("(none)"); 355*a88b5ba8SSam Ravnborg printk("]\n"); 356*a88b5ba8SSam Ravnborg 357*a88b5ba8SSam Ravnborg if (error_bits & (PSYCHO_PCIAFSR_PTA | PSYCHO_PCIAFSR_STA)) { 358*a88b5ba8SSam Ravnborg psycho_check_iommu_error(pbm, afsr, afar, PCI_ERR); 359*a88b5ba8SSam Ravnborg pci_scan_for_target_abort(pbm, pbm->pci_bus); 360*a88b5ba8SSam Ravnborg } 361*a88b5ba8SSam Ravnborg if (error_bits & (PSYCHO_PCIAFSR_PMA | PSYCHO_PCIAFSR_SMA)) 362*a88b5ba8SSam Ravnborg pci_scan_for_master_abort(pbm, pbm->pci_bus); 363*a88b5ba8SSam Ravnborg 364*a88b5ba8SSam Ravnborg if (error_bits & (PSYCHO_PCIAFSR_PPERR | PSYCHO_PCIAFSR_SPERR)) 365*a88b5ba8SSam Ravnborg pci_scan_for_parity_error(pbm, pbm->pci_bus); 366*a88b5ba8SSam Ravnborg 367*a88b5ba8SSam Ravnborg return IRQ_HANDLED; 368*a88b5ba8SSam Ravnborg } 369*a88b5ba8SSam Ravnborg 370*a88b5ba8SSam Ravnborg static void psycho_iommu_flush(struct pci_pbm_info *pbm) 371*a88b5ba8SSam Ravnborg { 372*a88b5ba8SSam Ravnborg int i; 373*a88b5ba8SSam Ravnborg 374*a88b5ba8SSam Ravnborg for (i = 0; i < 16; i++) { 375*a88b5ba8SSam Ravnborg unsigned long off = i * 8; 376*a88b5ba8SSam Ravnborg 377*a88b5ba8SSam Ravnborg upa_writeq(0, pbm->controller_regs + PSYCHO_IOMMU_TAG + off); 378*a88b5ba8SSam Ravnborg upa_writeq(0, pbm->controller_regs + PSYCHO_IOMMU_DATA + off); 379*a88b5ba8SSam Ravnborg } 380*a88b5ba8SSam Ravnborg } 381*a88b5ba8SSam Ravnborg 382*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CONTROL 0x0200UL 383*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CTRL_TSBSZ 0x0000000000070000UL 384*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_1K 0x0000000000000000UL 385*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_2K 0x0000000000010000UL 386*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_4K 0x0000000000020000UL 387*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_8K 0x0000000000030000UL 388*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_16K 0x0000000000040000UL 389*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_32K 0x0000000000050000UL 390*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_64K 0x0000000000060000UL 391*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBSZ_128K 0x0000000000070000UL 392*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CTRL_TBWSZ 0x0000000000000004UL 393*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CTRL_DENAB 0x0000000000000002UL 394*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CTRL_ENAB 0x0000000000000001UL 395*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_FLUSH 0x0210UL 396*a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBBASE 0x0208UL 397*a88b5ba8SSam Ravnborg 398*a88b5ba8SSam Ravnborg int psycho_iommu_init(struct pci_pbm_info *pbm, int tsbsize, 399*a88b5ba8SSam Ravnborg u32 dvma_offset, u32 dma_mask, 400*a88b5ba8SSam Ravnborg unsigned long write_complete_offset) 401*a88b5ba8SSam Ravnborg { 402*a88b5ba8SSam Ravnborg struct iommu *iommu = pbm->iommu; 403*a88b5ba8SSam Ravnborg u64 control; 404*a88b5ba8SSam Ravnborg int err; 405*a88b5ba8SSam Ravnborg 406*a88b5ba8SSam Ravnborg iommu->iommu_control = pbm->controller_regs + PSYCHO_IOMMU_CONTROL; 407*a88b5ba8SSam Ravnborg iommu->iommu_tsbbase = pbm->controller_regs + PSYCHO_IOMMU_TSBBASE; 408*a88b5ba8SSam Ravnborg iommu->iommu_flush = pbm->controller_regs + PSYCHO_IOMMU_FLUSH; 409*a88b5ba8SSam Ravnborg iommu->iommu_tags = pbm->controller_regs + PSYCHO_IOMMU_TAG; 410*a88b5ba8SSam Ravnborg iommu->write_complete_reg = (pbm->controller_regs + 411*a88b5ba8SSam Ravnborg write_complete_offset); 412*a88b5ba8SSam Ravnborg 413*a88b5ba8SSam Ravnborg iommu->iommu_ctxflush = 0; 414*a88b5ba8SSam Ravnborg 415*a88b5ba8SSam Ravnborg control = upa_readq(iommu->iommu_control); 416*a88b5ba8SSam Ravnborg control |= PSYCHO_IOMMU_CTRL_DENAB; 417*a88b5ba8SSam Ravnborg upa_writeq(control, iommu->iommu_control); 418*a88b5ba8SSam Ravnborg 419*a88b5ba8SSam Ravnborg psycho_iommu_flush(pbm); 420*a88b5ba8SSam Ravnborg 421*a88b5ba8SSam Ravnborg /* Leave diag mode enabled for full-flushing done in pci_iommu.c */ 422*a88b5ba8SSam Ravnborg err = iommu_table_init(iommu, tsbsize * 1024 * 8, 423*a88b5ba8SSam Ravnborg dvma_offset, dma_mask, pbm->numa_node); 424*a88b5ba8SSam Ravnborg if (err) 425*a88b5ba8SSam Ravnborg return err; 426*a88b5ba8SSam Ravnborg 427*a88b5ba8SSam Ravnborg upa_writeq(__pa(iommu->page_table), iommu->iommu_tsbbase); 428*a88b5ba8SSam Ravnborg 429*a88b5ba8SSam Ravnborg control = upa_readq(iommu->iommu_control); 430*a88b5ba8SSam Ravnborg control &= ~(PSYCHO_IOMMU_CTRL_TSBSZ | PSYCHO_IOMMU_CTRL_TBWSZ); 431*a88b5ba8SSam Ravnborg control |= PSYCHO_IOMMU_CTRL_ENAB; 432*a88b5ba8SSam Ravnborg 433*a88b5ba8SSam Ravnborg switch (tsbsize) { 434*a88b5ba8SSam Ravnborg case 64: 435*a88b5ba8SSam Ravnborg control |= PSYCHO_IOMMU_TSBSZ_64K; 436*a88b5ba8SSam Ravnborg break; 437*a88b5ba8SSam Ravnborg case 128: 438*a88b5ba8SSam Ravnborg control |= PSYCHO_IOMMU_TSBSZ_128K; 439*a88b5ba8SSam Ravnborg break; 440*a88b5ba8SSam Ravnborg default: 441*a88b5ba8SSam Ravnborg return -EINVAL; 442*a88b5ba8SSam Ravnborg } 443*a88b5ba8SSam Ravnborg 444*a88b5ba8SSam Ravnborg upa_writeq(control, iommu->iommu_control); 445*a88b5ba8SSam Ravnborg 446*a88b5ba8SSam Ravnborg return 0; 447*a88b5ba8SSam Ravnborg 448*a88b5ba8SSam Ravnborg } 449*a88b5ba8SSam Ravnborg 450*a88b5ba8SSam Ravnborg void psycho_pbm_init_common(struct pci_pbm_info *pbm, struct of_device *op, 451*a88b5ba8SSam Ravnborg const char *chip_name, int chip_type) 452*a88b5ba8SSam Ravnborg { 453*a88b5ba8SSam Ravnborg struct device_node *dp = op->node; 454*a88b5ba8SSam Ravnborg 455*a88b5ba8SSam Ravnborg pbm->name = dp->full_name; 456*a88b5ba8SSam Ravnborg pbm->numa_node = -1; 457*a88b5ba8SSam Ravnborg pbm->chip_type = chip_type; 458*a88b5ba8SSam Ravnborg pbm->chip_version = of_getintprop_default(dp, "version#", 0); 459*a88b5ba8SSam Ravnborg pbm->chip_revision = of_getintprop_default(dp, "module-revision#", 0); 460*a88b5ba8SSam Ravnborg pbm->op = op; 461*a88b5ba8SSam Ravnborg pbm->pci_ops = &sun4u_pci_ops; 462*a88b5ba8SSam Ravnborg pbm->config_space_reg_bits = 8; 463*a88b5ba8SSam Ravnborg pbm->index = pci_num_pbms++; 464*a88b5ba8SSam Ravnborg pci_get_pbm_props(pbm); 465*a88b5ba8SSam Ravnborg pci_determine_mem_io_space(pbm); 466*a88b5ba8SSam Ravnborg 467*a88b5ba8SSam Ravnborg printk(KERN_INFO "%s: %s PCI Bus Module ver[%x:%x]\n", 468*a88b5ba8SSam Ravnborg pbm->name, chip_name, 469*a88b5ba8SSam Ravnborg pbm->chip_version, pbm->chip_revision); 470*a88b5ba8SSam Ravnborg } 471