xref: /openbmc/linux/arch/sparc/kernel/psycho_common.c (revision 9018113649348c689da107166c05d436cd52e7bf)
1a88b5ba8SSam Ravnborg /* psycho_common.c: Code common to PSYCHO and derivative PCI controllers.
2a88b5ba8SSam Ravnborg  *
3a88b5ba8SSam Ravnborg  * Copyright (C) 2008 David S. Miller <davem@davemloft.net>
4a88b5ba8SSam Ravnborg  */
5a88b5ba8SSam Ravnborg #include <linux/kernel.h>
6a88b5ba8SSam Ravnborg #include <linux/interrupt.h>
7a88b5ba8SSam Ravnborg 
8a88b5ba8SSam Ravnborg #include <asm/upa.h>
9a88b5ba8SSam Ravnborg 
10a88b5ba8SSam Ravnborg #include "pci_impl.h"
11a88b5ba8SSam Ravnborg #include "iommu_common.h"
12a88b5ba8SSam Ravnborg #include "psycho_common.h"
13a88b5ba8SSam Ravnborg 
14a88b5ba8SSam Ravnborg #define  PSYCHO_STRBUF_CTRL_DENAB	0x0000000000000002UL
15a88b5ba8SSam Ravnborg #define  PSYCHO_STCERR_WRITE		0x0000000000000002UL
16a88b5ba8SSam Ravnborg #define  PSYCHO_STCERR_READ		0x0000000000000001UL
17a88b5ba8SSam Ravnborg #define  PSYCHO_STCTAG_PPN		0x0fffffff00000000UL
18a88b5ba8SSam Ravnborg #define  PSYCHO_STCTAG_VPN		0x00000000ffffe000UL
19a88b5ba8SSam Ravnborg #define  PSYCHO_STCTAG_VALID		0x0000000000000002UL
20a88b5ba8SSam Ravnborg #define  PSYCHO_STCTAG_WRITE		0x0000000000000001UL
21a88b5ba8SSam Ravnborg #define  PSYCHO_STCLINE_LINDX		0x0000000001e00000UL
22a88b5ba8SSam Ravnborg #define  PSYCHO_STCLINE_SPTR		0x00000000001f8000UL
23a88b5ba8SSam Ravnborg #define  PSYCHO_STCLINE_LADDR		0x0000000000007f00UL
24a88b5ba8SSam Ravnborg #define  PSYCHO_STCLINE_EPTR		0x00000000000000fcUL
25a88b5ba8SSam Ravnborg #define  PSYCHO_STCLINE_VALID		0x0000000000000002UL
26a88b5ba8SSam Ravnborg #define  PSYCHO_STCLINE_FOFN		0x0000000000000001UL
27a88b5ba8SSam Ravnborg 
28a88b5ba8SSam Ravnborg static DEFINE_SPINLOCK(stc_buf_lock);
29a88b5ba8SSam Ravnborg static unsigned long stc_error_buf[128];
30a88b5ba8SSam Ravnborg static unsigned long stc_tag_buf[16];
31a88b5ba8SSam Ravnborg static unsigned long stc_line_buf[16];
32a88b5ba8SSam Ravnborg 
33a88b5ba8SSam Ravnborg static void psycho_check_stc_error(struct pci_pbm_info *pbm)
34a88b5ba8SSam Ravnborg {
35a88b5ba8SSam Ravnborg 	unsigned long err_base, tag_base, line_base;
36a88b5ba8SSam Ravnborg 	struct strbuf *strbuf = &pbm->stc;
37a88b5ba8SSam Ravnborg 	u64 control;
38a88b5ba8SSam Ravnborg 	int i;
39a88b5ba8SSam Ravnborg 
40a88b5ba8SSam Ravnborg 	if (!strbuf->strbuf_control)
41a88b5ba8SSam Ravnborg 		return;
42a88b5ba8SSam Ravnborg 
43a88b5ba8SSam Ravnborg 	err_base = strbuf->strbuf_err_stat;
44a88b5ba8SSam Ravnborg 	tag_base = strbuf->strbuf_tag_diag;
45a88b5ba8SSam Ravnborg 	line_base = strbuf->strbuf_line_diag;
46a88b5ba8SSam Ravnborg 
47a88b5ba8SSam Ravnborg 	spin_lock(&stc_buf_lock);
48a88b5ba8SSam Ravnborg 
49a88b5ba8SSam Ravnborg 	/* This is __REALLY__ dangerous.  When we put the streaming
50a88b5ba8SSam Ravnborg 	 * buffer into diagnostic mode to probe it's tags and error
51a88b5ba8SSam Ravnborg 	 * status, we _must_ clear all of the line tag valid bits
52a88b5ba8SSam Ravnborg 	 * before re-enabling the streaming buffer.  If any dirty data
53a88b5ba8SSam Ravnborg 	 * lives in the STC when we do this, we will end up
54a88b5ba8SSam Ravnborg 	 * invalidating it before it has a chance to reach main
55a88b5ba8SSam Ravnborg 	 * memory.
56a88b5ba8SSam Ravnborg 	 */
57a88b5ba8SSam Ravnborg 	control = upa_readq(strbuf->strbuf_control);
58a88b5ba8SSam Ravnborg 	upa_writeq(control | PSYCHO_STRBUF_CTRL_DENAB, strbuf->strbuf_control);
59a88b5ba8SSam Ravnborg 	for (i = 0; i < 128; i++) {
60a88b5ba8SSam Ravnborg 		u64 val;
61a88b5ba8SSam Ravnborg 
62a88b5ba8SSam Ravnborg 		val = upa_readq(err_base + (i * 8UL));
63a88b5ba8SSam Ravnborg 		upa_writeq(0UL, err_base + (i * 8UL));
64a88b5ba8SSam Ravnborg 		stc_error_buf[i] = val;
65a88b5ba8SSam Ravnborg 	}
66a88b5ba8SSam Ravnborg 	for (i = 0; i < 16; i++) {
67a88b5ba8SSam Ravnborg 		stc_tag_buf[i] = upa_readq(tag_base + (i * 8UL));
68a88b5ba8SSam Ravnborg 		stc_line_buf[i] = upa_readq(line_base + (i * 8UL));
69a88b5ba8SSam Ravnborg 		upa_writeq(0UL, tag_base + (i * 8UL));
70a88b5ba8SSam Ravnborg 		upa_writeq(0UL, line_base + (i * 8UL));
71a88b5ba8SSam Ravnborg 	}
72a88b5ba8SSam Ravnborg 
73a88b5ba8SSam Ravnborg 	/* OK, state is logged, exit diagnostic mode. */
74a88b5ba8SSam Ravnborg 	upa_writeq(control, strbuf->strbuf_control);
75a88b5ba8SSam Ravnborg 
76a88b5ba8SSam Ravnborg 	for (i = 0; i < 16; i++) {
77a88b5ba8SSam Ravnborg 		int j, saw_error, first, last;
78a88b5ba8SSam Ravnborg 
79a88b5ba8SSam Ravnborg 		saw_error = 0;
80a88b5ba8SSam Ravnborg 		first = i * 8;
81a88b5ba8SSam Ravnborg 		last = first + 8;
82a88b5ba8SSam Ravnborg 		for (j = first; j < last; j++) {
83a88b5ba8SSam Ravnborg 			u64 errval = stc_error_buf[j];
84a88b5ba8SSam Ravnborg 			if (errval != 0) {
85a88b5ba8SSam Ravnborg 				saw_error++;
86a88b5ba8SSam Ravnborg 				printk(KERN_ERR "%s: STC_ERR(%d)[wr(%d)"
87a88b5ba8SSam Ravnborg 				       "rd(%d)]\n",
88a88b5ba8SSam Ravnborg 				       pbm->name,
89a88b5ba8SSam Ravnborg 				       j,
90a88b5ba8SSam Ravnborg 				       (errval & PSYCHO_STCERR_WRITE) ? 1 : 0,
91a88b5ba8SSam Ravnborg 				       (errval & PSYCHO_STCERR_READ) ? 1 : 0);
92a88b5ba8SSam Ravnborg 			}
93a88b5ba8SSam Ravnborg 		}
94a88b5ba8SSam Ravnborg 		if (saw_error != 0) {
95a88b5ba8SSam Ravnborg 			u64 tagval = stc_tag_buf[i];
96a88b5ba8SSam Ravnborg 			u64 lineval = stc_line_buf[i];
97*90181136SSam Ravnborg 			printk(KERN_ERR "%s: STC_TAG(%d)[PA(%016llx)VA(%08llx)"
98a88b5ba8SSam Ravnborg 			       "V(%d)W(%d)]\n",
99a88b5ba8SSam Ravnborg 			       pbm->name,
100a88b5ba8SSam Ravnborg 			       i,
101a88b5ba8SSam Ravnborg 			       ((tagval & PSYCHO_STCTAG_PPN) >> 19UL),
102a88b5ba8SSam Ravnborg 			       (tagval & PSYCHO_STCTAG_VPN),
103a88b5ba8SSam Ravnborg 			       ((tagval & PSYCHO_STCTAG_VALID) ? 1 : 0),
104a88b5ba8SSam Ravnborg 			       ((tagval & PSYCHO_STCTAG_WRITE) ? 1 : 0));
105*90181136SSam Ravnborg 			printk(KERN_ERR "%s: STC_LINE(%d)[LIDX(%llx)SP(%llx)"
106*90181136SSam Ravnborg 			       "LADDR(%llx)EP(%llx)V(%d)FOFN(%d)]\n",
107a88b5ba8SSam Ravnborg 			       pbm->name,
108a88b5ba8SSam Ravnborg 			       i,
109a88b5ba8SSam Ravnborg 			       ((lineval & PSYCHO_STCLINE_LINDX) >> 21UL),
110a88b5ba8SSam Ravnborg 			       ((lineval & PSYCHO_STCLINE_SPTR) >> 15UL),
111a88b5ba8SSam Ravnborg 			       ((lineval & PSYCHO_STCLINE_LADDR) >> 8UL),
112a88b5ba8SSam Ravnborg 			       ((lineval & PSYCHO_STCLINE_EPTR) >> 2UL),
113a88b5ba8SSam Ravnborg 			       ((lineval & PSYCHO_STCLINE_VALID) ? 1 : 0),
114a88b5ba8SSam Ravnborg 			       ((lineval & PSYCHO_STCLINE_FOFN) ? 1 : 0));
115a88b5ba8SSam Ravnborg 		}
116a88b5ba8SSam Ravnborg 	}
117a88b5ba8SSam Ravnborg 
118a88b5ba8SSam Ravnborg 	spin_unlock(&stc_buf_lock);
119a88b5ba8SSam Ravnborg }
120a88b5ba8SSam Ravnborg 
121a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TAG		0xa580UL
122a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_DATA		0xa600UL
123a88b5ba8SSam Ravnborg 
124a88b5ba8SSam Ravnborg static void psycho_record_iommu_tags_and_data(struct pci_pbm_info *pbm,
125a88b5ba8SSam Ravnborg 					      u64 *tag, u64 *data)
126a88b5ba8SSam Ravnborg {
127a88b5ba8SSam Ravnborg 	int i;
128a88b5ba8SSam Ravnborg 
129a88b5ba8SSam Ravnborg 	for (i = 0; i < 16; i++) {
130a88b5ba8SSam Ravnborg 		unsigned long base = pbm->controller_regs;
131a88b5ba8SSam Ravnborg 		unsigned long off = i * 8UL;
132a88b5ba8SSam Ravnborg 
133a88b5ba8SSam Ravnborg 		tag[i] = upa_readq(base + PSYCHO_IOMMU_TAG+off);
134a88b5ba8SSam Ravnborg 		data[i] = upa_readq(base + PSYCHO_IOMMU_DATA+off);
135a88b5ba8SSam Ravnborg 
136a88b5ba8SSam Ravnborg 		/* Now clear out the entry. */
137a88b5ba8SSam Ravnborg 		upa_writeq(0, base + PSYCHO_IOMMU_TAG + off);
138a88b5ba8SSam Ravnborg 		upa_writeq(0, base + PSYCHO_IOMMU_DATA + off);
139a88b5ba8SSam Ravnborg 	}
140a88b5ba8SSam Ravnborg }
141a88b5ba8SSam Ravnborg 
142a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TAG_ERRSTS (0x3UL << 23UL)
143a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TAG_ERR	 (0x1UL << 22UL)
144a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TAG_WRITE	 (0x1UL << 21UL)
145a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TAG_STREAM (0x1UL << 20UL)
146a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TAG_SIZE	 (0x1UL << 19UL)
147a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TAG_VPAGE	 0x7ffffUL
148a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_DATA_VALID (1UL << 30UL)
149a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_DATA_CACHE (1UL << 28UL)
150a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_DATA_PPAGE 0xfffffffUL
151a88b5ba8SSam Ravnborg 
152a88b5ba8SSam Ravnborg static void psycho_dump_iommu_tags_and_data(struct pci_pbm_info *pbm,
153a88b5ba8SSam Ravnborg 					    u64 *tag, u64 *data)
154a88b5ba8SSam Ravnborg {
155a88b5ba8SSam Ravnborg 	int i;
156a88b5ba8SSam Ravnborg 
157a88b5ba8SSam Ravnborg 	for (i = 0; i < 16; i++) {
158a88b5ba8SSam Ravnborg 		u64 tag_val, data_val;
159a88b5ba8SSam Ravnborg 		const char *type_str;
160a88b5ba8SSam Ravnborg 		tag_val = tag[i];
161a88b5ba8SSam Ravnborg 		if (!(tag_val & PSYCHO_IOMMU_TAG_ERR))
162a88b5ba8SSam Ravnborg 			continue;
163a88b5ba8SSam Ravnborg 
164a88b5ba8SSam Ravnborg 		data_val = data[i];
165a88b5ba8SSam Ravnborg 		switch((tag_val & PSYCHO_IOMMU_TAG_ERRSTS) >> 23UL) {
166a88b5ba8SSam Ravnborg 		case 0:
167a88b5ba8SSam Ravnborg 			type_str = "Protection Error";
168a88b5ba8SSam Ravnborg 			break;
169a88b5ba8SSam Ravnborg 		case 1:
170a88b5ba8SSam Ravnborg 			type_str = "Invalid Error";
171a88b5ba8SSam Ravnborg 			break;
172a88b5ba8SSam Ravnborg 		case 2:
173a88b5ba8SSam Ravnborg 			type_str = "TimeOut Error";
174a88b5ba8SSam Ravnborg 			break;
175a88b5ba8SSam Ravnborg 		case 3:
176a88b5ba8SSam Ravnborg 		default:
177a88b5ba8SSam Ravnborg 			type_str = "ECC Error";
178a88b5ba8SSam Ravnborg 			break;
179a88b5ba8SSam Ravnborg 		}
180a88b5ba8SSam Ravnborg 
181a88b5ba8SSam Ravnborg 		printk(KERN_ERR "%s: IOMMU TAG(%d)[error(%s) wr(%d) "
182*90181136SSam Ravnborg 		       "str(%d) sz(%dK) vpg(%08llx)]\n",
183a88b5ba8SSam Ravnborg 		       pbm->name, i, type_str,
184a88b5ba8SSam Ravnborg 		       ((tag_val & PSYCHO_IOMMU_TAG_WRITE) ? 1 : 0),
185a88b5ba8SSam Ravnborg 		       ((tag_val & PSYCHO_IOMMU_TAG_STREAM) ? 1 : 0),
186a88b5ba8SSam Ravnborg 		       ((tag_val & PSYCHO_IOMMU_TAG_SIZE) ? 64 : 8),
187a88b5ba8SSam Ravnborg 		       (tag_val & PSYCHO_IOMMU_TAG_VPAGE) << IOMMU_PAGE_SHIFT);
188a88b5ba8SSam Ravnborg 		printk(KERN_ERR "%s: IOMMU DATA(%d)[valid(%d) cache(%d) "
189*90181136SSam Ravnborg 		       "ppg(%016llx)]\n",
190a88b5ba8SSam Ravnborg 		       pbm->name, i,
191a88b5ba8SSam Ravnborg 		       ((data_val & PSYCHO_IOMMU_DATA_VALID) ? 1 : 0),
192a88b5ba8SSam Ravnborg 		       ((data_val & PSYCHO_IOMMU_DATA_CACHE) ? 1 : 0),
193a88b5ba8SSam Ravnborg 		       (data_val & PSYCHO_IOMMU_DATA_PPAGE)<<IOMMU_PAGE_SHIFT);
194a88b5ba8SSam Ravnborg 	}
195a88b5ba8SSam Ravnborg }
196a88b5ba8SSam Ravnborg 
197a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_CTRL_XLTESTAT	0x0000000006000000UL
198a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_CTRL_XLTEERR	0x0000000001000000UL
199a88b5ba8SSam Ravnborg 
200a88b5ba8SSam Ravnborg void psycho_check_iommu_error(struct pci_pbm_info *pbm,
201a88b5ba8SSam Ravnborg 			      unsigned long afsr,
202a88b5ba8SSam Ravnborg 			      unsigned long afar,
203a88b5ba8SSam Ravnborg 			      enum psycho_error_type type)
204a88b5ba8SSam Ravnborg {
205a88b5ba8SSam Ravnborg 	u64 control, iommu_tag[16], iommu_data[16];
206a88b5ba8SSam Ravnborg 	struct iommu *iommu = pbm->iommu;
207a88b5ba8SSam Ravnborg 	unsigned long flags;
208a88b5ba8SSam Ravnborg 
209a88b5ba8SSam Ravnborg 	spin_lock_irqsave(&iommu->lock, flags);
210a88b5ba8SSam Ravnborg 	control = upa_readq(iommu->iommu_control);
211a88b5ba8SSam Ravnborg 	if (control & PSYCHO_IOMMU_CTRL_XLTEERR) {
212a88b5ba8SSam Ravnborg 		const char *type_str;
213a88b5ba8SSam Ravnborg 
214a88b5ba8SSam Ravnborg 		control &= ~PSYCHO_IOMMU_CTRL_XLTEERR;
215a88b5ba8SSam Ravnborg 		upa_writeq(control, iommu->iommu_control);
216a88b5ba8SSam Ravnborg 
217a88b5ba8SSam Ravnborg 		switch ((control & PSYCHO_IOMMU_CTRL_XLTESTAT) >> 25UL) {
218a88b5ba8SSam Ravnborg 		case 0:
219a88b5ba8SSam Ravnborg 			type_str = "Protection Error";
220a88b5ba8SSam Ravnborg 			break;
221a88b5ba8SSam Ravnborg 		case 1:
222a88b5ba8SSam Ravnborg 			type_str = "Invalid Error";
223a88b5ba8SSam Ravnborg 			break;
224a88b5ba8SSam Ravnborg 		case 2:
225a88b5ba8SSam Ravnborg 			type_str = "TimeOut Error";
226a88b5ba8SSam Ravnborg 			break;
227a88b5ba8SSam Ravnborg 		case 3:
228a88b5ba8SSam Ravnborg 		default:
229a88b5ba8SSam Ravnborg 			type_str = "ECC Error";
230a88b5ba8SSam Ravnborg 			break;
231a88b5ba8SSam Ravnborg 		};
232a88b5ba8SSam Ravnborg 		printk(KERN_ERR "%s: IOMMU Error, type[%s]\n",
233a88b5ba8SSam Ravnborg 		       pbm->name, type_str);
234a88b5ba8SSam Ravnborg 
235a88b5ba8SSam Ravnborg 		/* It is very possible for another DVMA to occur while
236a88b5ba8SSam Ravnborg 		 * we do this probe, and corrupt the system further.
237a88b5ba8SSam Ravnborg 		 * But we are so screwed at this point that we are
238a88b5ba8SSam Ravnborg 		 * likely to crash hard anyways, so get as much
239a88b5ba8SSam Ravnborg 		 * diagnostic information to the console as we can.
240a88b5ba8SSam Ravnborg 		 */
241a88b5ba8SSam Ravnborg 		psycho_record_iommu_tags_and_data(pbm, iommu_tag, iommu_data);
242a88b5ba8SSam Ravnborg 		psycho_dump_iommu_tags_and_data(pbm, iommu_tag, iommu_data);
243a88b5ba8SSam Ravnborg 	}
244a88b5ba8SSam Ravnborg 	psycho_check_stc_error(pbm);
245a88b5ba8SSam Ravnborg 	spin_unlock_irqrestore(&iommu->lock, flags);
246a88b5ba8SSam Ravnborg }
247a88b5ba8SSam Ravnborg 
248a88b5ba8SSam Ravnborg #define  PSYCHO_PCICTRL_SBH_ERR	 0x0000000800000000UL
249a88b5ba8SSam Ravnborg #define  PSYCHO_PCICTRL_SERR	 0x0000000400000000UL
250a88b5ba8SSam Ravnborg 
251a88b5ba8SSam Ravnborg static irqreturn_t psycho_pcierr_intr_other(struct pci_pbm_info *pbm)
252a88b5ba8SSam Ravnborg {
253a88b5ba8SSam Ravnborg 	irqreturn_t ret = IRQ_NONE;
254a88b5ba8SSam Ravnborg 	u64 csr, csr_error_bits;
255a88b5ba8SSam Ravnborg 	u16 stat, *addr;
256a88b5ba8SSam Ravnborg 
257a88b5ba8SSam Ravnborg 	csr = upa_readq(pbm->pci_csr);
258a88b5ba8SSam Ravnborg 	csr_error_bits = csr & (PSYCHO_PCICTRL_SBH_ERR | PSYCHO_PCICTRL_SERR);
259a88b5ba8SSam Ravnborg 	if (csr_error_bits) {
260a88b5ba8SSam Ravnborg 		/* Clear the errors.  */
261a88b5ba8SSam Ravnborg 		upa_writeq(csr, pbm->pci_csr);
262a88b5ba8SSam Ravnborg 
263a88b5ba8SSam Ravnborg 		/* Log 'em.  */
264a88b5ba8SSam Ravnborg 		if (csr_error_bits & PSYCHO_PCICTRL_SBH_ERR)
265a88b5ba8SSam Ravnborg 			printk(KERN_ERR "%s: PCI streaming byte hole "
266a88b5ba8SSam Ravnborg 			       "error asserted.\n", pbm->name);
267a88b5ba8SSam Ravnborg 		if (csr_error_bits & PSYCHO_PCICTRL_SERR)
268a88b5ba8SSam Ravnborg 			printk(KERN_ERR "%s: PCI SERR signal asserted.\n",
269a88b5ba8SSam Ravnborg 			       pbm->name);
270a88b5ba8SSam Ravnborg 		ret = IRQ_HANDLED;
271a88b5ba8SSam Ravnborg 	}
272a88b5ba8SSam Ravnborg 	addr = psycho_pci_config_mkaddr(pbm, pbm->pci_first_busno,
273a88b5ba8SSam Ravnborg 					0, PCI_STATUS);
274a88b5ba8SSam Ravnborg 	pci_config_read16(addr, &stat);
275a88b5ba8SSam Ravnborg 	if (stat & (PCI_STATUS_PARITY |
276a88b5ba8SSam Ravnborg 		    PCI_STATUS_SIG_TARGET_ABORT |
277a88b5ba8SSam Ravnborg 		    PCI_STATUS_REC_TARGET_ABORT |
278a88b5ba8SSam Ravnborg 		    PCI_STATUS_REC_MASTER_ABORT |
279a88b5ba8SSam Ravnborg 		    PCI_STATUS_SIG_SYSTEM_ERROR)) {
280a88b5ba8SSam Ravnborg 		printk(KERN_ERR "%s: PCI bus error, PCI_STATUS[%04x]\n",
281a88b5ba8SSam Ravnborg 		       pbm->name, stat);
282a88b5ba8SSam Ravnborg 		pci_config_write16(addr, 0xffff);
283a88b5ba8SSam Ravnborg 		ret = IRQ_HANDLED;
284a88b5ba8SSam Ravnborg 	}
285a88b5ba8SSam Ravnborg 	return ret;
286a88b5ba8SSam Ravnborg }
287a88b5ba8SSam Ravnborg 
288a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_PMA	0x8000000000000000UL
289a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_PTA	0x4000000000000000UL
290a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_PRTRY	0x2000000000000000UL
291a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_PPERR	0x1000000000000000UL
292a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_SMA	0x0800000000000000UL
293a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_STA	0x0400000000000000UL
294a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_SRTRY	0x0200000000000000UL
295a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_SPERR	0x0100000000000000UL
296a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_RESV1	0x00ff000000000000UL
297a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_BMSK	0x0000ffff00000000UL
298a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_BLK	0x0000000080000000UL
299a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_RESV2	0x0000000040000000UL
300a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_MID	0x000000003e000000UL
301a88b5ba8SSam Ravnborg #define  PSYCHO_PCIAFSR_RESV3	0x0000000001ffffffUL
302a88b5ba8SSam Ravnborg 
303a88b5ba8SSam Ravnborg irqreturn_t psycho_pcierr_intr(int irq, void *dev_id)
304a88b5ba8SSam Ravnborg {
305a88b5ba8SSam Ravnborg 	struct pci_pbm_info *pbm = dev_id;
306a88b5ba8SSam Ravnborg 	u64 afsr, afar, error_bits;
307a88b5ba8SSam Ravnborg 	int reported;
308a88b5ba8SSam Ravnborg 
309a88b5ba8SSam Ravnborg 	afsr = upa_readq(pbm->pci_afsr);
310a88b5ba8SSam Ravnborg 	afar = upa_readq(pbm->pci_afar);
311a88b5ba8SSam Ravnborg 	error_bits = afsr &
312a88b5ba8SSam Ravnborg 		(PSYCHO_PCIAFSR_PMA | PSYCHO_PCIAFSR_PTA |
313a88b5ba8SSam Ravnborg 		 PSYCHO_PCIAFSR_PRTRY | PSYCHO_PCIAFSR_PPERR |
314a88b5ba8SSam Ravnborg 		 PSYCHO_PCIAFSR_SMA | PSYCHO_PCIAFSR_STA |
315a88b5ba8SSam Ravnborg 		 PSYCHO_PCIAFSR_SRTRY | PSYCHO_PCIAFSR_SPERR);
316a88b5ba8SSam Ravnborg 	if (!error_bits)
317a88b5ba8SSam Ravnborg 		return psycho_pcierr_intr_other(pbm);
318a88b5ba8SSam Ravnborg 	upa_writeq(error_bits, pbm->pci_afsr);
319a88b5ba8SSam Ravnborg 	printk(KERN_ERR "%s: PCI Error, primary error type[%s]\n",
320a88b5ba8SSam Ravnborg 	       pbm->name,
321a88b5ba8SSam Ravnborg 	       (((error_bits & PSYCHO_PCIAFSR_PMA) ?
322a88b5ba8SSam Ravnborg 		 "Master Abort" :
323a88b5ba8SSam Ravnborg 		 ((error_bits & PSYCHO_PCIAFSR_PTA) ?
324a88b5ba8SSam Ravnborg 		  "Target Abort" :
325a88b5ba8SSam Ravnborg 		  ((error_bits & PSYCHO_PCIAFSR_PRTRY) ?
326a88b5ba8SSam Ravnborg 		   "Excessive Retries" :
327a88b5ba8SSam Ravnborg 		   ((error_bits & PSYCHO_PCIAFSR_PPERR) ?
328a88b5ba8SSam Ravnborg 		    "Parity Error" : "???"))))));
329*90181136SSam Ravnborg 	printk(KERN_ERR "%s: bytemask[%04llx] UPA_MID[%02llx] was_block(%d)\n",
330a88b5ba8SSam Ravnborg 	       pbm->name,
331a88b5ba8SSam Ravnborg 	       (afsr & PSYCHO_PCIAFSR_BMSK) >> 32UL,
332a88b5ba8SSam Ravnborg 	       (afsr & PSYCHO_PCIAFSR_MID) >> 25UL,
333a88b5ba8SSam Ravnborg 	       (afsr & PSYCHO_PCIAFSR_BLK) ? 1 : 0);
334*90181136SSam Ravnborg 	printk(KERN_ERR "%s: PCI AFAR [%016llx]\n", pbm->name, afar);
335a88b5ba8SSam Ravnborg 	printk(KERN_ERR "%s: PCI Secondary errors [", pbm->name);
336a88b5ba8SSam Ravnborg 	reported = 0;
337a88b5ba8SSam Ravnborg 	if (afsr & PSYCHO_PCIAFSR_SMA) {
338a88b5ba8SSam Ravnborg 		reported++;
339a88b5ba8SSam Ravnborg 		printk("(Master Abort)");
340a88b5ba8SSam Ravnborg 	}
341a88b5ba8SSam Ravnborg 	if (afsr & PSYCHO_PCIAFSR_STA) {
342a88b5ba8SSam Ravnborg 		reported++;
343a88b5ba8SSam Ravnborg 		printk("(Target Abort)");
344a88b5ba8SSam Ravnborg 	}
345a88b5ba8SSam Ravnborg 	if (afsr & PSYCHO_PCIAFSR_SRTRY) {
346a88b5ba8SSam Ravnborg 		reported++;
347a88b5ba8SSam Ravnborg 		printk("(Excessive Retries)");
348a88b5ba8SSam Ravnborg 	}
349a88b5ba8SSam Ravnborg 	if (afsr & PSYCHO_PCIAFSR_SPERR) {
350a88b5ba8SSam Ravnborg 		reported++;
351a88b5ba8SSam Ravnborg 		printk("(Parity Error)");
352a88b5ba8SSam Ravnborg 	}
353a88b5ba8SSam Ravnborg 	if (!reported)
354a88b5ba8SSam Ravnborg 		printk("(none)");
355a88b5ba8SSam Ravnborg 	printk("]\n");
356a88b5ba8SSam Ravnborg 
357a88b5ba8SSam Ravnborg 	if (error_bits & (PSYCHO_PCIAFSR_PTA | PSYCHO_PCIAFSR_STA)) {
358a88b5ba8SSam Ravnborg 		psycho_check_iommu_error(pbm, afsr, afar, PCI_ERR);
359a88b5ba8SSam Ravnborg 		pci_scan_for_target_abort(pbm, pbm->pci_bus);
360a88b5ba8SSam Ravnborg 	}
361a88b5ba8SSam Ravnborg 	if (error_bits & (PSYCHO_PCIAFSR_PMA | PSYCHO_PCIAFSR_SMA))
362a88b5ba8SSam Ravnborg 		pci_scan_for_master_abort(pbm, pbm->pci_bus);
363a88b5ba8SSam Ravnborg 
364a88b5ba8SSam Ravnborg 	if (error_bits & (PSYCHO_PCIAFSR_PPERR | PSYCHO_PCIAFSR_SPERR))
365a88b5ba8SSam Ravnborg 		pci_scan_for_parity_error(pbm, pbm->pci_bus);
366a88b5ba8SSam Ravnborg 
367a88b5ba8SSam Ravnborg 	return IRQ_HANDLED;
368a88b5ba8SSam Ravnborg }
369a88b5ba8SSam Ravnborg 
370a88b5ba8SSam Ravnborg static void psycho_iommu_flush(struct pci_pbm_info *pbm)
371a88b5ba8SSam Ravnborg {
372a88b5ba8SSam Ravnborg 	int i;
373a88b5ba8SSam Ravnborg 
374a88b5ba8SSam Ravnborg 	for (i = 0; i < 16; i++) {
375a88b5ba8SSam Ravnborg 		unsigned long off = i * 8;
376a88b5ba8SSam Ravnborg 
377a88b5ba8SSam Ravnborg 		upa_writeq(0, pbm->controller_regs + PSYCHO_IOMMU_TAG + off);
378a88b5ba8SSam Ravnborg 		upa_writeq(0, pbm->controller_regs + PSYCHO_IOMMU_DATA + off);
379a88b5ba8SSam Ravnborg 	}
380a88b5ba8SSam Ravnborg }
381a88b5ba8SSam Ravnborg 
382a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_CONTROL		0x0200UL
383a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_CTRL_TSBSZ	0x0000000000070000UL
384a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_1K      	0x0000000000000000UL
385a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_2K      	0x0000000000010000UL
386a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_4K      	0x0000000000020000UL
387a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_8K      	0x0000000000030000UL
388a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_16K     	0x0000000000040000UL
389a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_32K     	0x0000000000050000UL
390a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_64K     	0x0000000000060000UL
391a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_TSBSZ_128K    	0x0000000000070000UL
392a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_CTRL_TBWSZ    	0x0000000000000004UL
393a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_CTRL_DENAB    	0x0000000000000002UL
394a88b5ba8SSam Ravnborg #define  PSYCHO_IOMMU_CTRL_ENAB     	0x0000000000000001UL
395a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_FLUSH		0x0210UL
396a88b5ba8SSam Ravnborg #define PSYCHO_IOMMU_TSBBASE		0x0208UL
397a88b5ba8SSam Ravnborg 
398a88b5ba8SSam Ravnborg int psycho_iommu_init(struct pci_pbm_info *pbm, int tsbsize,
399a88b5ba8SSam Ravnborg 		      u32 dvma_offset, u32 dma_mask,
400a88b5ba8SSam Ravnborg 		      unsigned long write_complete_offset)
401a88b5ba8SSam Ravnborg {
402a88b5ba8SSam Ravnborg 	struct iommu *iommu = pbm->iommu;
403a88b5ba8SSam Ravnborg 	u64 control;
404a88b5ba8SSam Ravnborg 	int err;
405a88b5ba8SSam Ravnborg 
406a88b5ba8SSam Ravnborg 	iommu->iommu_control  = pbm->controller_regs + PSYCHO_IOMMU_CONTROL;
407a88b5ba8SSam Ravnborg 	iommu->iommu_tsbbase  = pbm->controller_regs + PSYCHO_IOMMU_TSBBASE;
408a88b5ba8SSam Ravnborg 	iommu->iommu_flush    = pbm->controller_regs + PSYCHO_IOMMU_FLUSH;
409a88b5ba8SSam Ravnborg 	iommu->iommu_tags     = pbm->controller_regs + PSYCHO_IOMMU_TAG;
410a88b5ba8SSam Ravnborg 	iommu->write_complete_reg = (pbm->controller_regs +
411a88b5ba8SSam Ravnborg 				     write_complete_offset);
412a88b5ba8SSam Ravnborg 
413a88b5ba8SSam Ravnborg 	iommu->iommu_ctxflush = 0;
414a88b5ba8SSam Ravnborg 
415a88b5ba8SSam Ravnborg 	control = upa_readq(iommu->iommu_control);
416a88b5ba8SSam Ravnborg 	control |= PSYCHO_IOMMU_CTRL_DENAB;
417a88b5ba8SSam Ravnborg 	upa_writeq(control, iommu->iommu_control);
418a88b5ba8SSam Ravnborg 
419a88b5ba8SSam Ravnborg 	psycho_iommu_flush(pbm);
420a88b5ba8SSam Ravnborg 
421a88b5ba8SSam Ravnborg 	/* Leave diag mode enabled for full-flushing done in pci_iommu.c */
422a88b5ba8SSam Ravnborg 	err = iommu_table_init(iommu, tsbsize * 1024 * 8,
423a88b5ba8SSam Ravnborg 			       dvma_offset, dma_mask, pbm->numa_node);
424a88b5ba8SSam Ravnborg 	if (err)
425a88b5ba8SSam Ravnborg 		return err;
426a88b5ba8SSam Ravnborg 
427a88b5ba8SSam Ravnborg 	upa_writeq(__pa(iommu->page_table), iommu->iommu_tsbbase);
428a88b5ba8SSam Ravnborg 
429a88b5ba8SSam Ravnborg 	control = upa_readq(iommu->iommu_control);
430a88b5ba8SSam Ravnborg 	control &= ~(PSYCHO_IOMMU_CTRL_TSBSZ | PSYCHO_IOMMU_CTRL_TBWSZ);
431a88b5ba8SSam Ravnborg 	control |= PSYCHO_IOMMU_CTRL_ENAB;
432a88b5ba8SSam Ravnborg 
433a88b5ba8SSam Ravnborg 	switch (tsbsize) {
434a88b5ba8SSam Ravnborg 	case 64:
435a88b5ba8SSam Ravnborg 		control |= PSYCHO_IOMMU_TSBSZ_64K;
436a88b5ba8SSam Ravnborg 		break;
437a88b5ba8SSam Ravnborg 	case 128:
438a88b5ba8SSam Ravnborg 		control |= PSYCHO_IOMMU_TSBSZ_128K;
439a88b5ba8SSam Ravnborg 		break;
440a88b5ba8SSam Ravnborg 	default:
441a88b5ba8SSam Ravnborg 		return -EINVAL;
442a88b5ba8SSam Ravnborg 	}
443a88b5ba8SSam Ravnborg 
444a88b5ba8SSam Ravnborg 	upa_writeq(control, iommu->iommu_control);
445a88b5ba8SSam Ravnborg 
446a88b5ba8SSam Ravnborg 	return 0;
447a88b5ba8SSam Ravnborg 
448a88b5ba8SSam Ravnborg }
449a88b5ba8SSam Ravnborg 
450a88b5ba8SSam Ravnborg void psycho_pbm_init_common(struct pci_pbm_info *pbm, struct of_device *op,
451a88b5ba8SSam Ravnborg 			    const char *chip_name, int chip_type)
452a88b5ba8SSam Ravnborg {
453a88b5ba8SSam Ravnborg 	struct device_node *dp = op->node;
454a88b5ba8SSam Ravnborg 
455a88b5ba8SSam Ravnborg 	pbm->name = dp->full_name;
456a88b5ba8SSam Ravnborg 	pbm->numa_node = -1;
457a88b5ba8SSam Ravnborg 	pbm->chip_type = chip_type;
458a88b5ba8SSam Ravnborg 	pbm->chip_version = of_getintprop_default(dp, "version#", 0);
459a88b5ba8SSam Ravnborg 	pbm->chip_revision = of_getintprop_default(dp, "module-revision#", 0);
460a88b5ba8SSam Ravnborg 	pbm->op = op;
461a88b5ba8SSam Ravnborg 	pbm->pci_ops = &sun4u_pci_ops;
462a88b5ba8SSam Ravnborg 	pbm->config_space_reg_bits = 8;
463a88b5ba8SSam Ravnborg 	pbm->index = pci_num_pbms++;
464a88b5ba8SSam Ravnborg 	pci_get_pbm_props(pbm);
465a88b5ba8SSam Ravnborg 	pci_determine_mem_io_space(pbm);
466a88b5ba8SSam Ravnborg 
467a88b5ba8SSam Ravnborg 	printk(KERN_INFO "%s: %s PCI Bus Module ver[%x:%x]\n",
468a88b5ba8SSam Ravnborg 	       pbm->name, chip_name,
469a88b5ba8SSam Ravnborg 	       pbm->chip_version, pbm->chip_revision);
470a88b5ba8SSam Ravnborg }
471