xref: /openbmc/linux/arch/sparc/kernel/pci_sun4v.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2a88b5ba8SSam Ravnborg /* pci_sun4v.c: SUN4V specific PCI controller support.
3a88b5ba8SSam Ravnborg  *
4a88b5ba8SSam Ravnborg  * Copyright (C) 2006, 2007, 2008 David S. Miller (davem@davemloft.net)
5a88b5ba8SSam Ravnborg  */
6a88b5ba8SSam Ravnborg 
7a88b5ba8SSam Ravnborg #include <linux/kernel.h>
8a88b5ba8SSam Ravnborg #include <linux/types.h>
9a88b5ba8SSam Ravnborg #include <linux/pci.h>
10a88b5ba8SSam Ravnborg #include <linux/init.h>
11a88b5ba8SSam Ravnborg #include <linux/slab.h>
12a88b5ba8SSam Ravnborg #include <linux/interrupt.h>
13a88b5ba8SSam Ravnborg #include <linux/percpu.h>
14a88b5ba8SSam Ravnborg #include <linux/irq.h>
15a88b5ba8SSam Ravnborg #include <linux/msi.h>
167b64db60SPaul Gortmaker #include <linux/export.h>
17a88b5ba8SSam Ravnborg #include <linux/log2.h>
18*263291faSRob Herring #include <linux/of.h>
19*263291faSRob Herring #include <linux/platform_device.h>
200a0f0d8bSChristoph Hellwig #include <linux/dma-map-ops.h>
210d3fdb15SChristoph Hellwig #include <asm/iommu-common.h>
22a88b5ba8SSam Ravnborg 
23a88b5ba8SSam Ravnborg #include <asm/iommu.h>
24a88b5ba8SSam Ravnborg #include <asm/irq.h>
25a88b5ba8SSam Ravnborg #include <asm/hypervisor.h>
26a88b5ba8SSam Ravnborg #include <asm/prom.h>
27a88b5ba8SSam Ravnborg 
28a88b5ba8SSam Ravnborg #include "pci_impl.h"
29a88b5ba8SSam Ravnborg #include "iommu_common.h"
30b02c2b0bSChristoph Hellwig #include "kernel.h"
31a88b5ba8SSam Ravnborg 
32a88b5ba8SSam Ravnborg #include "pci_sun4v.h"
33a88b5ba8SSam Ravnborg 
34a88b5ba8SSam Ravnborg #define DRIVER_NAME	"pci_sun4v"
35a88b5ba8SSam Ravnborg #define PFX		DRIVER_NAME ": "
36a88b5ba8SSam Ravnborg 
378914391bSchris hyser static unsigned long vpci_major;
388914391bSchris hyser static unsigned long vpci_minor;
398914391bSchris hyser 
408914391bSchris hyser struct vpci_version {
418914391bSchris hyser 	unsigned long major;
428914391bSchris hyser 	unsigned long minor;
438914391bSchris hyser };
448914391bSchris hyser 
458914391bSchris hyser /* Ordered from largest major to lowest */
468914391bSchris hyser static struct vpci_version vpci_versions[] = {
478914391bSchris hyser 	{ .major = 2, .minor = 0 },
488914391bSchris hyser 	{ .major = 1, .minor = 1 },
498914391bSchris hyser };
50a88b5ba8SSam Ravnborg 
51f0248c15STushar Dave static unsigned long vatu_major = 1;
52f0248c15STushar Dave static unsigned long vatu_minor = 1;
53f0248c15STushar Dave 
54a88b5ba8SSam Ravnborg #define PGLIST_NENTS	(PAGE_SIZE / sizeof(u64))
55a88b5ba8SSam Ravnborg 
56a88b5ba8SSam Ravnborg struct iommu_batch {
57a88b5ba8SSam Ravnborg 	struct device	*dev;		/* Device mapping is for.	*/
58a88b5ba8SSam Ravnborg 	unsigned long	prot;		/* IOMMU page protections	*/
59a88b5ba8SSam Ravnborg 	unsigned long	entry;		/* Index into IOTSB.		*/
60a88b5ba8SSam Ravnborg 	u64		*pglist;	/* List of physical pages	*/
61a88b5ba8SSam Ravnborg 	unsigned long	npages;		/* Number of pages in list.	*/
62a88b5ba8SSam Ravnborg };
63a88b5ba8SSam Ravnborg 
64a88b5ba8SSam Ravnborg static DEFINE_PER_CPU(struct iommu_batch, iommu_batch);
65a88b5ba8SSam Ravnborg static int iommu_batch_initialized;
66a88b5ba8SSam Ravnborg 
67a88b5ba8SSam Ravnborg /* Interrupts must be disabled.  */
iommu_batch_start(struct device * dev,unsigned long prot,unsigned long entry)68a88b5ba8SSam Ravnborg static inline void iommu_batch_start(struct device *dev, unsigned long prot, unsigned long entry)
69a88b5ba8SSam Ravnborg {
70494fc421SChristoph Lameter 	struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
71a88b5ba8SSam Ravnborg 
72a88b5ba8SSam Ravnborg 	p->dev		= dev;
73a88b5ba8SSam Ravnborg 	p->prot		= prot;
74a88b5ba8SSam Ravnborg 	p->entry	= entry;
75a88b5ba8SSam Ravnborg 	p->npages	= 0;
76a88b5ba8SSam Ravnborg }
77a88b5ba8SSam Ravnborg 
iommu_use_atu(struct iommu * iommu,u64 mask)782a29e9f6SChristoph Hellwig static inline bool iommu_use_atu(struct iommu *iommu, u64 mask)
792a29e9f6SChristoph Hellwig {
802a29e9f6SChristoph Hellwig 	return iommu->atu && mask > DMA_BIT_MASK(32);
812a29e9f6SChristoph Hellwig }
822a29e9f6SChristoph Hellwig 
83a88b5ba8SSam Ravnborg /* Interrupts must be disabled.  */
iommu_batch_flush(struct iommu_batch * p,u64 mask)84f08978b0STushar Dave static long iommu_batch_flush(struct iommu_batch *p, u64 mask)
85a88b5ba8SSam Ravnborg {
86a88b5ba8SSam Ravnborg 	struct pci_pbm_info *pbm = p->dev->archdata.host_controller;
87f08978b0STushar Dave 	u64 *pglist = p->pglist;
88f08978b0STushar Dave 	u64 index_count;
89a88b5ba8SSam Ravnborg 	unsigned long devhandle = pbm->devhandle;
90a88b5ba8SSam Ravnborg 	unsigned long prot = p->prot;
91a88b5ba8SSam Ravnborg 	unsigned long entry = p->entry;
92a88b5ba8SSam Ravnborg 	unsigned long npages = p->npages;
93f08978b0STushar Dave 	unsigned long iotsb_num;
94f08978b0STushar Dave 	unsigned long ret;
95f08978b0STushar Dave 	long num;
96a88b5ba8SSam Ravnborg 
97aa7bde1aSchris hyser 	/* VPCI maj=1, min=[0,1] only supports read and write */
98aa7bde1aSchris hyser 	if (vpci_major < 2)
99aa7bde1aSchris hyser 		prot &= (HV_PCI_MAP_ATTR_READ | HV_PCI_MAP_ATTR_WRITE);
100aa7bde1aSchris hyser 
101a88b5ba8SSam Ravnborg 	while (npages != 0) {
1022a29e9f6SChristoph Hellwig 		if (!iommu_use_atu(pbm->iommu, mask)) {
103f08978b0STushar Dave 			num = pci_sun4v_iommu_map(devhandle,
104f08978b0STushar Dave 						  HV_PCI_TSBID(0, entry),
105f08978b0STushar Dave 						  npages,
106f08978b0STushar Dave 						  prot,
107f08978b0STushar Dave 						  __pa(pglist));
108a88b5ba8SSam Ravnborg 			if (unlikely(num < 0)) {
109f08978b0STushar Dave 				pr_err_ratelimited("%s: IOMMU map of [%08lx:%08llx:%lx:%lx:%lx] failed with status %ld\n",
110f08978b0STushar Dave 						   __func__,
111f08978b0STushar Dave 						   devhandle,
112f08978b0STushar Dave 						   HV_PCI_TSBID(0, entry),
113f08978b0STushar Dave 						   npages, prot, __pa(pglist),
114f08978b0STushar Dave 						   num);
115a88b5ba8SSam Ravnborg 				return -1;
116a88b5ba8SSam Ravnborg 			}
117f08978b0STushar Dave 		} else {
118f08978b0STushar Dave 			index_count = HV_PCI_IOTSB_INDEX_COUNT(npages, entry),
119f08978b0STushar Dave 			iotsb_num = pbm->iommu->atu->iotsb->iotsb_num;
120f08978b0STushar Dave 			ret = pci_sun4v_iotsb_map(devhandle,
121f08978b0STushar Dave 						  iotsb_num,
122f08978b0STushar Dave 						  index_count,
123f08978b0STushar Dave 						  prot,
124f08978b0STushar Dave 						  __pa(pglist),
125f08978b0STushar Dave 						  &num);
126f08978b0STushar Dave 			if (unlikely(ret != HV_EOK)) {
127f08978b0STushar Dave 				pr_err_ratelimited("%s: ATU map of [%08lx:%lx:%llx:%lx:%lx] failed with status %ld\n",
128f08978b0STushar Dave 						   __func__,
129f08978b0STushar Dave 						   devhandle, iotsb_num,
130f08978b0STushar Dave 						   index_count, prot,
131f08978b0STushar Dave 						   __pa(pglist), ret);
132f08978b0STushar Dave 				return -1;
133f08978b0STushar Dave 			}
134f08978b0STushar Dave 		}
135a88b5ba8SSam Ravnborg 		entry += num;
136a88b5ba8SSam Ravnborg 		npages -= num;
137a88b5ba8SSam Ravnborg 		pglist += num;
138a88b5ba8SSam Ravnborg 	}
139a88b5ba8SSam Ravnborg 
140a88b5ba8SSam Ravnborg 	p->entry = entry;
141a88b5ba8SSam Ravnborg 	p->npages = 0;
142a88b5ba8SSam Ravnborg 
143a88b5ba8SSam Ravnborg 	return 0;
144a88b5ba8SSam Ravnborg }
145a88b5ba8SSam Ravnborg 
iommu_batch_new_entry(unsigned long entry,u64 mask)146f08978b0STushar Dave static inline void iommu_batch_new_entry(unsigned long entry, u64 mask)
147a88b5ba8SSam Ravnborg {
148494fc421SChristoph Lameter 	struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
149a88b5ba8SSam Ravnborg 
150a88b5ba8SSam Ravnborg 	if (p->entry + p->npages == entry)
151a88b5ba8SSam Ravnborg 		return;
152a88b5ba8SSam Ravnborg 	if (p->entry != ~0UL)
153f08978b0STushar Dave 		iommu_batch_flush(p, mask);
154a88b5ba8SSam Ravnborg 	p->entry = entry;
155a88b5ba8SSam Ravnborg }
156a88b5ba8SSam Ravnborg 
157a88b5ba8SSam Ravnborg /* Interrupts must be disabled.  */
iommu_batch_add(u64 phys_page,u64 mask)158f08978b0STushar Dave static inline long iommu_batch_add(u64 phys_page, u64 mask)
159a88b5ba8SSam Ravnborg {
160494fc421SChristoph Lameter 	struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
161a88b5ba8SSam Ravnborg 
162a88b5ba8SSam Ravnborg 	BUG_ON(p->npages >= PGLIST_NENTS);
163a88b5ba8SSam Ravnborg 
164a88b5ba8SSam Ravnborg 	p->pglist[p->npages++] = phys_page;
165a88b5ba8SSam Ravnborg 	if (p->npages == PGLIST_NENTS)
166f08978b0STushar Dave 		return iommu_batch_flush(p, mask);
167a88b5ba8SSam Ravnborg 
168a88b5ba8SSam Ravnborg 	return 0;
169a88b5ba8SSam Ravnborg }
170a88b5ba8SSam Ravnborg 
171a88b5ba8SSam Ravnborg /* Interrupts must be disabled.  */
iommu_batch_end(u64 mask)172f08978b0STushar Dave static inline long iommu_batch_end(u64 mask)
173a88b5ba8SSam Ravnborg {
174494fc421SChristoph Lameter 	struct iommu_batch *p = this_cpu_ptr(&iommu_batch);
175a88b5ba8SSam Ravnborg 
176a88b5ba8SSam Ravnborg 	BUG_ON(p->npages >= PGLIST_NENTS);
177a88b5ba8SSam Ravnborg 
178f08978b0STushar Dave 	return iommu_batch_flush(p, mask);
179a88b5ba8SSam Ravnborg }
180a88b5ba8SSam Ravnborg 
dma_4v_alloc_coherent(struct device * dev,size_t size,dma_addr_t * dma_addrp,gfp_t gfp,unsigned long attrs)181a88b5ba8SSam Ravnborg static void *dma_4v_alloc_coherent(struct device *dev, size_t size,
182c416258aSAndrzej Pietrasiewicz 				   dma_addr_t *dma_addrp, gfp_t gfp,
18300085f1eSKrzysztof Kozlowski 				   unsigned long attrs)
184a88b5ba8SSam Ravnborg {
185f08978b0STushar Dave 	u64 mask;
186a88b5ba8SSam Ravnborg 	unsigned long flags, order, first_page, npages, n;
187aa7bde1aSchris hyser 	unsigned long prot = 0;
188a88b5ba8SSam Ravnborg 	struct iommu *iommu;
189f08978b0STushar Dave 	struct iommu_map_table *tbl;
190a88b5ba8SSam Ravnborg 	struct page *page;
191a88b5ba8SSam Ravnborg 	void *ret;
192a88b5ba8SSam Ravnborg 	long entry;
193a88b5ba8SSam Ravnborg 	int nid;
194a88b5ba8SSam Ravnborg 
195a88b5ba8SSam Ravnborg 	size = IO_PAGE_ALIGN(size);
196a88b5ba8SSam Ravnborg 	order = get_order(size);
19723baf831SKirill A. Shutemov 	if (unlikely(order > MAX_ORDER))
198a88b5ba8SSam Ravnborg 		return NULL;
199a88b5ba8SSam Ravnborg 
200a88b5ba8SSam Ravnborg 	npages = size >> IO_PAGE_SHIFT;
201a88b5ba8SSam Ravnborg 
202aa7bde1aSchris hyser 	if (attrs & DMA_ATTR_WEAK_ORDERING)
203aa7bde1aSchris hyser 		prot = HV_PCI_MAP_ATTR_RELAXED_ORDER;
204aa7bde1aSchris hyser 
205a88b5ba8SSam Ravnborg 	nid = dev->archdata.numa_node;
206a88b5ba8SSam Ravnborg 	page = alloc_pages_node(nid, gfp, order);
207a88b5ba8SSam Ravnborg 	if (unlikely(!page))
208a88b5ba8SSam Ravnborg 		return NULL;
209a88b5ba8SSam Ravnborg 
210a88b5ba8SSam Ravnborg 	first_page = (unsigned long) page_address(page);
211a88b5ba8SSam Ravnborg 	memset((char *)first_page, 0, PAGE_SIZE << order);
212a88b5ba8SSam Ravnborg 
213a88b5ba8SSam Ravnborg 	iommu = dev->archdata.iommu;
214f08978b0STushar Dave 	mask = dev->coherent_dma_mask;
2152a29e9f6SChristoph Hellwig 	if (!iommu_use_atu(iommu, mask))
216f08978b0STushar Dave 		tbl = &iommu->tbl;
217f08978b0STushar Dave 	else
2182a29e9f6SChristoph Hellwig 		tbl = &iommu->atu->tbl;
219f08978b0STushar Dave 
220f08978b0STushar Dave 	entry = iommu_tbl_range_alloc(dev, tbl, npages, NULL,
221bb620c3dSSowmini Varadhan 				      (unsigned long)(-1), 0);
222a88b5ba8SSam Ravnborg 
223d618382bSDavid S. Miller 	if (unlikely(entry == IOMMU_ERROR_CODE))
224a88b5ba8SSam Ravnborg 		goto range_alloc_fail;
225a88b5ba8SSam Ravnborg 
226f08978b0STushar Dave 	*dma_addrp = (tbl->table_map_base + (entry << IO_PAGE_SHIFT));
227a88b5ba8SSam Ravnborg 	ret = (void *) first_page;
228a88b5ba8SSam Ravnborg 	first_page = __pa(first_page);
229a88b5ba8SSam Ravnborg 
230a88b5ba8SSam Ravnborg 	local_irq_save(flags);
231a88b5ba8SSam Ravnborg 
232a88b5ba8SSam Ravnborg 	iommu_batch_start(dev,
233aa7bde1aSchris hyser 			  (HV_PCI_MAP_ATTR_READ | prot |
234a88b5ba8SSam Ravnborg 			   HV_PCI_MAP_ATTR_WRITE),
235a88b5ba8SSam Ravnborg 			  entry);
236a88b5ba8SSam Ravnborg 
237a88b5ba8SSam Ravnborg 	for (n = 0; n < npages; n++) {
238f08978b0STushar Dave 		long err = iommu_batch_add(first_page + (n * PAGE_SIZE), mask);
239a88b5ba8SSam Ravnborg 		if (unlikely(err < 0L))
240a88b5ba8SSam Ravnborg 			goto iommu_map_fail;
241a88b5ba8SSam Ravnborg 	}
242a88b5ba8SSam Ravnborg 
243f08978b0STushar Dave 	if (unlikely(iommu_batch_end(mask) < 0L))
244a88b5ba8SSam Ravnborg 		goto iommu_map_fail;
245a88b5ba8SSam Ravnborg 
246a88b5ba8SSam Ravnborg 	local_irq_restore(flags);
247a88b5ba8SSam Ravnborg 
248a88b5ba8SSam Ravnborg 	return ret;
249a88b5ba8SSam Ravnborg 
250a88b5ba8SSam Ravnborg iommu_map_fail:
251e241cfd3SDan Carpenter 	local_irq_restore(flags);
252f08978b0STushar Dave 	iommu_tbl_range_free(tbl, *dma_addrp, npages, IOMMU_ERROR_CODE);
253a88b5ba8SSam Ravnborg 
254a88b5ba8SSam Ravnborg range_alloc_fail:
255a88b5ba8SSam Ravnborg 	free_pages(first_page, order);
256a88b5ba8SSam Ravnborg 	return NULL;
257a88b5ba8SSam Ravnborg }
258a88b5ba8SSam Ravnborg 
dma_4v_iotsb_bind(unsigned long devhandle,unsigned long iotsb_num,struct pci_bus * bus_dev)2595116ab4eSTushar Dave unsigned long dma_4v_iotsb_bind(unsigned long devhandle,
2605116ab4eSTushar Dave 				unsigned long iotsb_num,
2615116ab4eSTushar Dave 				struct pci_bus *bus_dev)
2625116ab4eSTushar Dave {
2635116ab4eSTushar Dave 	struct pci_dev *pdev;
2645116ab4eSTushar Dave 	unsigned long err;
2655116ab4eSTushar Dave 	unsigned int bus;
2665116ab4eSTushar Dave 	unsigned int device;
2675116ab4eSTushar Dave 	unsigned int fun;
2685116ab4eSTushar Dave 
2695116ab4eSTushar Dave 	list_for_each_entry(pdev, &bus_dev->devices, bus_list) {
2705116ab4eSTushar Dave 		if (pdev->subordinate) {
2715116ab4eSTushar Dave 			/* No need to bind pci bridge */
2725116ab4eSTushar Dave 			dma_4v_iotsb_bind(devhandle, iotsb_num,
2735116ab4eSTushar Dave 					  pdev->subordinate);
2745116ab4eSTushar Dave 		} else {
2755116ab4eSTushar Dave 			bus = bus_dev->number;
2765116ab4eSTushar Dave 			device = PCI_SLOT(pdev->devfn);
2775116ab4eSTushar Dave 			fun = PCI_FUNC(pdev->devfn);
2785116ab4eSTushar Dave 			err = pci_sun4v_iotsb_bind(devhandle, iotsb_num,
2795116ab4eSTushar Dave 						   HV_PCI_DEVICE_BUILD(bus,
2805116ab4eSTushar Dave 								       device,
2815116ab4eSTushar Dave 								       fun));
2825116ab4eSTushar Dave 
2835116ab4eSTushar Dave 			/* If bind fails for one device it is going to fail
2845116ab4eSTushar Dave 			 * for rest of the devices because we are sharing
2855116ab4eSTushar Dave 			 * IOTSB. So in case of failure simply return with
2865116ab4eSTushar Dave 			 * error.
2875116ab4eSTushar Dave 			 */
2885116ab4eSTushar Dave 			if (err)
2895116ab4eSTushar Dave 				return err;
2905116ab4eSTushar Dave 		}
2915116ab4eSTushar Dave 	}
2925116ab4eSTushar Dave 
2935116ab4eSTushar Dave 	return 0;
2945116ab4eSTushar Dave }
2955116ab4eSTushar Dave 
dma_4v_iommu_demap(struct device * dev,unsigned long devhandle,dma_addr_t dvma,unsigned long iotsb_num,unsigned long entry,unsigned long npages)296f08978b0STushar Dave static void dma_4v_iommu_demap(struct device *dev, unsigned long devhandle,
297f08978b0STushar Dave 			       dma_addr_t dvma, unsigned long iotsb_num,
298f08978b0STushar Dave 			       unsigned long entry, unsigned long npages)
299bb620c3dSSowmini Varadhan {
300bb620c3dSSowmini Varadhan 	unsigned long num, flags;
301f08978b0STushar Dave 	unsigned long ret;
302bb620c3dSSowmini Varadhan 
303bb620c3dSSowmini Varadhan 	local_irq_save(flags);
304bb620c3dSSowmini Varadhan 	do {
305f08978b0STushar Dave 		if (dvma <= DMA_BIT_MASK(32)) {
306bb620c3dSSowmini Varadhan 			num = pci_sun4v_iommu_demap(devhandle,
307bb620c3dSSowmini Varadhan 						    HV_PCI_TSBID(0, entry),
308bb620c3dSSowmini Varadhan 						    npages);
309f08978b0STushar Dave 		} else {
310f08978b0STushar Dave 			ret = pci_sun4v_iotsb_demap(devhandle, iotsb_num,
311f08978b0STushar Dave 						    entry, npages, &num);
312f08978b0STushar Dave 			if (unlikely(ret != HV_EOK)) {
313f08978b0STushar Dave 				pr_err_ratelimited("pci_iotsb_demap() failed with error: %ld\n",
314f08978b0STushar Dave 						   ret);
315f08978b0STushar Dave 			}
316f08978b0STushar Dave 		}
317bb620c3dSSowmini Varadhan 		entry += num;
318bb620c3dSSowmini Varadhan 		npages -= num;
319bb620c3dSSowmini Varadhan 	} while (npages != 0);
320bb620c3dSSowmini Varadhan 	local_irq_restore(flags);
321bb620c3dSSowmini Varadhan }
322bb620c3dSSowmini Varadhan 
dma_4v_free_coherent(struct device * dev,size_t size,void * cpu,dma_addr_t dvma,unsigned long attrs)323a88b5ba8SSam Ravnborg static void dma_4v_free_coherent(struct device *dev, size_t size, void *cpu,
32400085f1eSKrzysztof Kozlowski 				 dma_addr_t dvma, unsigned long attrs)
325a88b5ba8SSam Ravnborg {
326a88b5ba8SSam Ravnborg 	struct pci_pbm_info *pbm;
327a88b5ba8SSam Ravnborg 	struct iommu *iommu;
328f08978b0STushar Dave 	struct atu *atu;
329f08978b0STushar Dave 	struct iommu_map_table *tbl;
330bb620c3dSSowmini Varadhan 	unsigned long order, npages, entry;
331f08978b0STushar Dave 	unsigned long iotsb_num;
332a88b5ba8SSam Ravnborg 	u32 devhandle;
333a88b5ba8SSam Ravnborg 
334a88b5ba8SSam Ravnborg 	npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
335a88b5ba8SSam Ravnborg 	iommu = dev->archdata.iommu;
336a88b5ba8SSam Ravnborg 	pbm = dev->archdata.host_controller;
337f08978b0STushar Dave 	atu = iommu->atu;
338a88b5ba8SSam Ravnborg 	devhandle = pbm->devhandle;
339f08978b0STushar Dave 
3402a29e9f6SChristoph Hellwig 	if (!iommu_use_atu(iommu, dvma)) {
341f08978b0STushar Dave 		tbl = &iommu->tbl;
342f08978b0STushar Dave 		iotsb_num = 0; /* we don't care for legacy iommu */
343f08978b0STushar Dave 	} else {
344f08978b0STushar Dave 		tbl = &atu->tbl;
345f08978b0STushar Dave 		iotsb_num = atu->iotsb->iotsb_num;
346f08978b0STushar Dave 	}
347f08978b0STushar Dave 	entry = ((dvma - tbl->table_map_base) >> IO_PAGE_SHIFT);
348f08978b0STushar Dave 	dma_4v_iommu_demap(dev, devhandle, dvma, iotsb_num, entry, npages);
349f08978b0STushar Dave 	iommu_tbl_range_free(tbl, dvma, npages, IOMMU_ERROR_CODE);
350a88b5ba8SSam Ravnborg 	order = get_order(size);
351a88b5ba8SSam Ravnborg 	if (order < 10)
352a88b5ba8SSam Ravnborg 		free_pages((unsigned long)cpu, order);
353a88b5ba8SSam Ravnborg }
354a88b5ba8SSam Ravnborg 
dma_4v_map_page(struct device * dev,struct page * page,unsigned long offset,size_t sz,enum dma_data_direction direction,unsigned long attrs)355797a7568SFUJITA Tomonori static dma_addr_t dma_4v_map_page(struct device *dev, struct page *page,
356797a7568SFUJITA Tomonori 				  unsigned long offset, size_t sz,
357bc0a14f1SFUJITA Tomonori 				  enum dma_data_direction direction,
35800085f1eSKrzysztof Kozlowski 				  unsigned long attrs)
359a88b5ba8SSam Ravnborg {
360a88b5ba8SSam Ravnborg 	struct iommu *iommu;
361f08978b0STushar Dave 	struct atu *atu;
362f08978b0STushar Dave 	struct iommu_map_table *tbl;
363f08978b0STushar Dave 	u64 mask;
364a88b5ba8SSam Ravnborg 	unsigned long flags, npages, oaddr;
365a88b5ba8SSam Ravnborg 	unsigned long i, base_paddr;
366a88b5ba8SSam Ravnborg 	unsigned long prot;
367f08978b0STushar Dave 	dma_addr_t bus_addr, ret;
368a88b5ba8SSam Ravnborg 	long entry;
369a88b5ba8SSam Ravnborg 
370a88b5ba8SSam Ravnborg 	iommu = dev->archdata.iommu;
371f08978b0STushar Dave 	atu = iommu->atu;
372a88b5ba8SSam Ravnborg 
373a88b5ba8SSam Ravnborg 	if (unlikely(direction == DMA_NONE))
374a88b5ba8SSam Ravnborg 		goto bad;
375a88b5ba8SSam Ravnborg 
376797a7568SFUJITA Tomonori 	oaddr = (unsigned long)(page_address(page) + offset);
377a88b5ba8SSam Ravnborg 	npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
378a88b5ba8SSam Ravnborg 	npages >>= IO_PAGE_SHIFT;
379a88b5ba8SSam Ravnborg 
380f08978b0STushar Dave 	mask = *dev->dma_mask;
3812a29e9f6SChristoph Hellwig 	if (!iommu_use_atu(iommu, mask))
382f08978b0STushar Dave 		tbl = &iommu->tbl;
383f08978b0STushar Dave 	else
384f08978b0STushar Dave 		tbl = &atu->tbl;
385f08978b0STushar Dave 
386f08978b0STushar Dave 	entry = iommu_tbl_range_alloc(dev, tbl, npages, NULL,
387bb620c3dSSowmini Varadhan 				      (unsigned long)(-1), 0);
388a88b5ba8SSam Ravnborg 
389d618382bSDavid S. Miller 	if (unlikely(entry == IOMMU_ERROR_CODE))
390a88b5ba8SSam Ravnborg 		goto bad;
391a88b5ba8SSam Ravnborg 
392f08978b0STushar Dave 	bus_addr = (tbl->table_map_base + (entry << IO_PAGE_SHIFT));
393a88b5ba8SSam Ravnborg 	ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
394a88b5ba8SSam Ravnborg 	base_paddr = __pa(oaddr & IO_PAGE_MASK);
395a88b5ba8SSam Ravnborg 	prot = HV_PCI_MAP_ATTR_READ;
396a88b5ba8SSam Ravnborg 	if (direction != DMA_TO_DEVICE)
397a88b5ba8SSam Ravnborg 		prot |= HV_PCI_MAP_ATTR_WRITE;
398a88b5ba8SSam Ravnborg 
399aa7bde1aSchris hyser 	if (attrs & DMA_ATTR_WEAK_ORDERING)
400aa7bde1aSchris hyser 		prot |= HV_PCI_MAP_ATTR_RELAXED_ORDER;
401aa7bde1aSchris hyser 
402a88b5ba8SSam Ravnborg 	local_irq_save(flags);
403a88b5ba8SSam Ravnborg 
404a88b5ba8SSam Ravnborg 	iommu_batch_start(dev, prot, entry);
405a88b5ba8SSam Ravnborg 
406a88b5ba8SSam Ravnborg 	for (i = 0; i < npages; i++, base_paddr += IO_PAGE_SIZE) {
407f08978b0STushar Dave 		long err = iommu_batch_add(base_paddr, mask);
408a88b5ba8SSam Ravnborg 		if (unlikely(err < 0L))
409a88b5ba8SSam Ravnborg 			goto iommu_map_fail;
410a88b5ba8SSam Ravnborg 	}
411f08978b0STushar Dave 	if (unlikely(iommu_batch_end(mask) < 0L))
412a88b5ba8SSam Ravnborg 		goto iommu_map_fail;
413a88b5ba8SSam Ravnborg 
414a88b5ba8SSam Ravnborg 	local_irq_restore(flags);
415a88b5ba8SSam Ravnborg 
416a88b5ba8SSam Ravnborg 	return ret;
417a88b5ba8SSam Ravnborg 
418a88b5ba8SSam Ravnborg bad:
419a88b5ba8SSam Ravnborg 	if (printk_ratelimit())
420a88b5ba8SSam Ravnborg 		WARN_ON(1);
42106301c5eSChristoph Hellwig 	return DMA_MAPPING_ERROR;
422a88b5ba8SSam Ravnborg 
423a88b5ba8SSam Ravnborg iommu_map_fail:
424e241cfd3SDan Carpenter 	local_irq_restore(flags);
425f08978b0STushar Dave 	iommu_tbl_range_free(tbl, bus_addr, npages, IOMMU_ERROR_CODE);
42606301c5eSChristoph Hellwig 	return DMA_MAPPING_ERROR;
427a88b5ba8SSam Ravnborg }
428a88b5ba8SSam Ravnborg 
dma_4v_unmap_page(struct device * dev,dma_addr_t bus_addr,size_t sz,enum dma_data_direction direction,unsigned long attrs)429797a7568SFUJITA Tomonori static void dma_4v_unmap_page(struct device *dev, dma_addr_t bus_addr,
430bc0a14f1SFUJITA Tomonori 			      size_t sz, enum dma_data_direction direction,
43100085f1eSKrzysztof Kozlowski 			      unsigned long attrs)
432a88b5ba8SSam Ravnborg {
433a88b5ba8SSam Ravnborg 	struct pci_pbm_info *pbm;
434a88b5ba8SSam Ravnborg 	struct iommu *iommu;
435f08978b0STushar Dave 	struct atu *atu;
436f08978b0STushar Dave 	struct iommu_map_table *tbl;
437bb620c3dSSowmini Varadhan 	unsigned long npages;
438f08978b0STushar Dave 	unsigned long iotsb_num;
439a88b5ba8SSam Ravnborg 	long entry;
440a88b5ba8SSam Ravnborg 	u32 devhandle;
441a88b5ba8SSam Ravnborg 
442a88b5ba8SSam Ravnborg 	if (unlikely(direction == DMA_NONE)) {
443a88b5ba8SSam Ravnborg 		if (printk_ratelimit())
444a88b5ba8SSam Ravnborg 			WARN_ON(1);
445a88b5ba8SSam Ravnborg 		return;
446a88b5ba8SSam Ravnborg 	}
447a88b5ba8SSam Ravnborg 
448a88b5ba8SSam Ravnborg 	iommu = dev->archdata.iommu;
449a88b5ba8SSam Ravnborg 	pbm = dev->archdata.host_controller;
450f08978b0STushar Dave 	atu = iommu->atu;
451a88b5ba8SSam Ravnborg 	devhandle = pbm->devhandle;
452a88b5ba8SSam Ravnborg 
453a88b5ba8SSam Ravnborg 	npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
454a88b5ba8SSam Ravnborg 	npages >>= IO_PAGE_SHIFT;
455a88b5ba8SSam Ravnborg 	bus_addr &= IO_PAGE_MASK;
456f08978b0STushar Dave 
457f08978b0STushar Dave 	if (bus_addr <= DMA_BIT_MASK(32)) {
458f08978b0STushar Dave 		iotsb_num = 0; /* we don't care for legacy iommu */
459f08978b0STushar Dave 		tbl = &iommu->tbl;
460f08978b0STushar Dave 	} else {
461f08978b0STushar Dave 		iotsb_num = atu->iotsb->iotsb_num;
462f08978b0STushar Dave 		tbl = &atu->tbl;
463f08978b0STushar Dave 	}
464f08978b0STushar Dave 	entry = (bus_addr - tbl->table_map_base) >> IO_PAGE_SHIFT;
465f08978b0STushar Dave 	dma_4v_iommu_demap(dev, devhandle, bus_addr, iotsb_num, entry, npages);
466f08978b0STushar Dave 	iommu_tbl_range_free(tbl, bus_addr, npages, IOMMU_ERROR_CODE);
467a88b5ba8SSam Ravnborg }
468a88b5ba8SSam Ravnborg 
dma_4v_map_sg(struct device * dev,struct scatterlist * sglist,int nelems,enum dma_data_direction direction,unsigned long attrs)469a88b5ba8SSam Ravnborg static int dma_4v_map_sg(struct device *dev, struct scatterlist *sglist,
470bc0a14f1SFUJITA Tomonori 			 int nelems, enum dma_data_direction direction,
47100085f1eSKrzysztof Kozlowski 			 unsigned long attrs)
472a88b5ba8SSam Ravnborg {
473a88b5ba8SSam Ravnborg 	struct scatterlist *s, *outs, *segstart;
474a88b5ba8SSam Ravnborg 	unsigned long flags, handle, prot;
475a88b5ba8SSam Ravnborg 	dma_addr_t dma_next = 0, dma_addr;
476a88b5ba8SSam Ravnborg 	unsigned int max_seg_size;
477a88b5ba8SSam Ravnborg 	unsigned long seg_boundary_size;
478a88b5ba8SSam Ravnborg 	int outcount, incount, i;
479a88b5ba8SSam Ravnborg 	struct iommu *iommu;
480f08978b0STushar Dave 	struct atu *atu;
481f08978b0STushar Dave 	struct iommu_map_table *tbl;
482f08978b0STushar Dave 	u64 mask;
483a88b5ba8SSam Ravnborg 	unsigned long base_shift;
484a88b5ba8SSam Ravnborg 	long err;
485a88b5ba8SSam Ravnborg 
486a88b5ba8SSam Ravnborg 	BUG_ON(direction == DMA_NONE);
487a88b5ba8SSam Ravnborg 
488a88b5ba8SSam Ravnborg 	iommu = dev->archdata.iommu;
489a88b5ba8SSam Ravnborg 	if (nelems == 0 || !iommu)
490e02373fdSMartin Oliveira 		return -EINVAL;
491efca4885SDan Carpenter 	atu = iommu->atu;
492a88b5ba8SSam Ravnborg 
493a88b5ba8SSam Ravnborg 	prot = HV_PCI_MAP_ATTR_READ;
494a88b5ba8SSam Ravnborg 	if (direction != DMA_TO_DEVICE)
495a88b5ba8SSam Ravnborg 		prot |= HV_PCI_MAP_ATTR_WRITE;
496a88b5ba8SSam Ravnborg 
497aa7bde1aSchris hyser 	if (attrs & DMA_ATTR_WEAK_ORDERING)
498aa7bde1aSchris hyser 		prot |= HV_PCI_MAP_ATTR_RELAXED_ORDER;
499aa7bde1aSchris hyser 
500a88b5ba8SSam Ravnborg 	outs = s = segstart = &sglist[0];
501a88b5ba8SSam Ravnborg 	outcount = 1;
502a88b5ba8SSam Ravnborg 	incount = nelems;
503a88b5ba8SSam Ravnborg 	handle = 0;
504a88b5ba8SSam Ravnborg 
505a88b5ba8SSam Ravnborg 	/* Init first segment length for backout at failure */
506a88b5ba8SSam Ravnborg 	outs->dma_length = 0;
507a88b5ba8SSam Ravnborg 
508bb620c3dSSowmini Varadhan 	local_irq_save(flags);
509a88b5ba8SSam Ravnborg 
510a88b5ba8SSam Ravnborg 	iommu_batch_start(dev, prot, ~0UL);
511a88b5ba8SSam Ravnborg 
512a88b5ba8SSam Ravnborg 	max_seg_size = dma_get_max_seg_size(dev);
5131e9d90dbSNicolin Chen 	seg_boundary_size = dma_get_seg_boundary_nr_pages(dev, IO_PAGE_SHIFT);
514f08978b0STushar Dave 
515f08978b0STushar Dave 	mask = *dev->dma_mask;
5162a29e9f6SChristoph Hellwig 	if (!iommu_use_atu(iommu, mask))
517f08978b0STushar Dave 		tbl = &iommu->tbl;
518f08978b0STushar Dave 	else
519f08978b0STushar Dave 		tbl = &atu->tbl;
520f08978b0STushar Dave 
521f08978b0STushar Dave 	base_shift = tbl->table_map_base >> IO_PAGE_SHIFT;
522f08978b0STushar Dave 
523a88b5ba8SSam Ravnborg 	for_each_sg(sglist, s, nelems, i) {
524a88b5ba8SSam Ravnborg 		unsigned long paddr, npages, entry, out_entry = 0, slen;
525a88b5ba8SSam Ravnborg 
526a88b5ba8SSam Ravnborg 		slen = s->length;
527a88b5ba8SSam Ravnborg 		/* Sanity check */
528a88b5ba8SSam Ravnborg 		if (slen == 0) {
529a88b5ba8SSam Ravnborg 			dma_next = 0;
530a88b5ba8SSam Ravnborg 			continue;
531a88b5ba8SSam Ravnborg 		}
532a88b5ba8SSam Ravnborg 		/* Allocate iommu entries for that segment */
533a88b5ba8SSam Ravnborg 		paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s);
534a88b5ba8SSam Ravnborg 		npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE);
535f08978b0STushar Dave 		entry = iommu_tbl_range_alloc(dev, tbl, npages,
536bb620c3dSSowmini Varadhan 					      &handle, (unsigned long)(-1), 0);
537a88b5ba8SSam Ravnborg 
538a88b5ba8SSam Ravnborg 		/* Handle failure */
539d618382bSDavid S. Miller 		if (unlikely(entry == IOMMU_ERROR_CODE)) {
540f08978b0STushar Dave 			pr_err_ratelimited("iommu_alloc failed, iommu %p paddr %lx npages %lx\n",
541f08978b0STushar Dave 					   tbl, paddr, npages);
542a88b5ba8SSam Ravnborg 			goto iommu_map_failed;
543a88b5ba8SSam Ravnborg 		}
544a88b5ba8SSam Ravnborg 
545f08978b0STushar Dave 		iommu_batch_new_entry(entry, mask);
546a88b5ba8SSam Ravnborg 
547a88b5ba8SSam Ravnborg 		/* Convert entry to a dma_addr_t */
548f08978b0STushar Dave 		dma_addr = tbl->table_map_base + (entry << IO_PAGE_SHIFT);
549a88b5ba8SSam Ravnborg 		dma_addr |= (s->offset & ~IO_PAGE_MASK);
550a88b5ba8SSam Ravnborg 
551a88b5ba8SSam Ravnborg 		/* Insert into HW table */
552a88b5ba8SSam Ravnborg 		paddr &= IO_PAGE_MASK;
553a88b5ba8SSam Ravnborg 		while (npages--) {
554f08978b0STushar Dave 			err = iommu_batch_add(paddr, mask);
555a88b5ba8SSam Ravnborg 			if (unlikely(err < 0L))
556a88b5ba8SSam Ravnborg 				goto iommu_map_failed;
557a88b5ba8SSam Ravnborg 			paddr += IO_PAGE_SIZE;
558a88b5ba8SSam Ravnborg 		}
559a88b5ba8SSam Ravnborg 
560a88b5ba8SSam Ravnborg 		/* If we are in an open segment, try merging */
561a88b5ba8SSam Ravnborg 		if (segstart != s) {
562a88b5ba8SSam Ravnborg 			/* We cannot merge if:
563a88b5ba8SSam Ravnborg 			 * - allocated dma_addr isn't contiguous to previous allocation
564a88b5ba8SSam Ravnborg 			 */
565a88b5ba8SSam Ravnborg 			if ((dma_addr != dma_next) ||
566a88b5ba8SSam Ravnborg 			    (outs->dma_length + s->length > max_seg_size) ||
567a88b5ba8SSam Ravnborg 			    (is_span_boundary(out_entry, base_shift,
568a88b5ba8SSam Ravnborg 					      seg_boundary_size, outs, s))) {
569a88b5ba8SSam Ravnborg 				/* Can't merge: create a new segment */
570a88b5ba8SSam Ravnborg 				segstart = s;
571a88b5ba8SSam Ravnborg 				outcount++;
572a88b5ba8SSam Ravnborg 				outs = sg_next(outs);
573a88b5ba8SSam Ravnborg 			} else {
574a88b5ba8SSam Ravnborg 				outs->dma_length += s->length;
575a88b5ba8SSam Ravnborg 			}
576a88b5ba8SSam Ravnborg 		}
577a88b5ba8SSam Ravnborg 
578a88b5ba8SSam Ravnborg 		if (segstart == s) {
579a88b5ba8SSam Ravnborg 			/* This is a new segment, fill entries */
580a88b5ba8SSam Ravnborg 			outs->dma_address = dma_addr;
581a88b5ba8SSam Ravnborg 			outs->dma_length = slen;
582a88b5ba8SSam Ravnborg 			out_entry = entry;
583a88b5ba8SSam Ravnborg 		}
584a88b5ba8SSam Ravnborg 
585a88b5ba8SSam Ravnborg 		/* Calculate next page pointer for contiguous check */
586a88b5ba8SSam Ravnborg 		dma_next = dma_addr + slen;
587a88b5ba8SSam Ravnborg 	}
588a88b5ba8SSam Ravnborg 
589f08978b0STushar Dave 	err = iommu_batch_end(mask);
590a88b5ba8SSam Ravnborg 
591a88b5ba8SSam Ravnborg 	if (unlikely(err < 0L))
592a88b5ba8SSam Ravnborg 		goto iommu_map_failed;
593a88b5ba8SSam Ravnborg 
594bb620c3dSSowmini Varadhan 	local_irq_restore(flags);
595a88b5ba8SSam Ravnborg 
596a88b5ba8SSam Ravnborg 	if (outcount < incount) {
597a88b5ba8SSam Ravnborg 		outs = sg_next(outs);
598a88b5ba8SSam Ravnborg 		outs->dma_length = 0;
599a88b5ba8SSam Ravnborg 	}
600a88b5ba8SSam Ravnborg 
601a88b5ba8SSam Ravnborg 	return outcount;
602a88b5ba8SSam Ravnborg 
603a88b5ba8SSam Ravnborg iommu_map_failed:
604a88b5ba8SSam Ravnborg 	for_each_sg(sglist, s, nelems, i) {
605a88b5ba8SSam Ravnborg 		if (s->dma_length != 0) {
606a88b5ba8SSam Ravnborg 			unsigned long vaddr, npages;
607a88b5ba8SSam Ravnborg 
608a88b5ba8SSam Ravnborg 			vaddr = s->dma_address & IO_PAGE_MASK;
609a88b5ba8SSam Ravnborg 			npages = iommu_num_pages(s->dma_address, s->dma_length,
610a88b5ba8SSam Ravnborg 						 IO_PAGE_SIZE);
611f08978b0STushar Dave 			iommu_tbl_range_free(tbl, vaddr, npages,
612d618382bSDavid S. Miller 					     IOMMU_ERROR_CODE);
613a88b5ba8SSam Ravnborg 			/* XXX demap? XXX */
614a88b5ba8SSam Ravnborg 			s->dma_length = 0;
615a88b5ba8SSam Ravnborg 		}
616a88b5ba8SSam Ravnborg 		if (s == outs)
617a88b5ba8SSam Ravnborg 			break;
618a88b5ba8SSam Ravnborg 	}
619bb620c3dSSowmini Varadhan 	local_irq_restore(flags);
620a88b5ba8SSam Ravnborg 
621e02373fdSMartin Oliveira 	return -EINVAL;
622a88b5ba8SSam Ravnborg }
623a88b5ba8SSam Ravnborg 
dma_4v_unmap_sg(struct device * dev,struct scatterlist * sglist,int nelems,enum dma_data_direction direction,unsigned long attrs)624a88b5ba8SSam Ravnborg static void dma_4v_unmap_sg(struct device *dev, struct scatterlist *sglist,
625bc0a14f1SFUJITA Tomonori 			    int nelems, enum dma_data_direction direction,
62600085f1eSKrzysztof Kozlowski 			    unsigned long attrs)
627a88b5ba8SSam Ravnborg {
628a88b5ba8SSam Ravnborg 	struct pci_pbm_info *pbm;
629a88b5ba8SSam Ravnborg 	struct scatterlist *sg;
630a88b5ba8SSam Ravnborg 	struct iommu *iommu;
631f08978b0STushar Dave 	struct atu *atu;
632bb620c3dSSowmini Varadhan 	unsigned long flags, entry;
633f08978b0STushar Dave 	unsigned long iotsb_num;
634a88b5ba8SSam Ravnborg 	u32 devhandle;
635a88b5ba8SSam Ravnborg 
636a88b5ba8SSam Ravnborg 	BUG_ON(direction == DMA_NONE);
637a88b5ba8SSam Ravnborg 
638a88b5ba8SSam Ravnborg 	iommu = dev->archdata.iommu;
639a88b5ba8SSam Ravnborg 	pbm = dev->archdata.host_controller;
640f08978b0STushar Dave 	atu = iommu->atu;
641a88b5ba8SSam Ravnborg 	devhandle = pbm->devhandle;
642a88b5ba8SSam Ravnborg 
643bb620c3dSSowmini Varadhan 	local_irq_save(flags);
644a88b5ba8SSam Ravnborg 
645a88b5ba8SSam Ravnborg 	sg = sglist;
646a88b5ba8SSam Ravnborg 	while (nelems--) {
647a88b5ba8SSam Ravnborg 		dma_addr_t dma_handle = sg->dma_address;
648a88b5ba8SSam Ravnborg 		unsigned int len = sg->dma_length;
649bb620c3dSSowmini Varadhan 		unsigned long npages;
650f08978b0STushar Dave 		struct iommu_map_table *tbl;
651bb620c3dSSowmini Varadhan 		unsigned long shift = IO_PAGE_SHIFT;
652a88b5ba8SSam Ravnborg 
653a88b5ba8SSam Ravnborg 		if (!len)
654a88b5ba8SSam Ravnborg 			break;
655a88b5ba8SSam Ravnborg 		npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE);
656f08978b0STushar Dave 
657f08978b0STushar Dave 		if (dma_handle <= DMA_BIT_MASK(32)) {
658f08978b0STushar Dave 			iotsb_num = 0; /* we don't care for legacy iommu */
659f08978b0STushar Dave 			tbl = &iommu->tbl;
660f08978b0STushar Dave 		} else {
661f08978b0STushar Dave 			iotsb_num = atu->iotsb->iotsb_num;
662f08978b0STushar Dave 			tbl = &atu->tbl;
663f08978b0STushar Dave 		}
664bb620c3dSSowmini Varadhan 		entry = ((dma_handle - tbl->table_map_base) >> shift);
665f08978b0STushar Dave 		dma_4v_iommu_demap(dev, devhandle, dma_handle, iotsb_num,
666f08978b0STushar Dave 				   entry, npages);
667f08978b0STushar Dave 		iommu_tbl_range_free(tbl, dma_handle, npages,
668d618382bSDavid S. Miller 				     IOMMU_ERROR_CODE);
669a88b5ba8SSam Ravnborg 		sg = sg_next(sg);
670a88b5ba8SSam Ravnborg 	}
671a88b5ba8SSam Ravnborg 
672bb620c3dSSowmini Varadhan 	local_irq_restore(flags);
673a88b5ba8SSam Ravnborg }
674a88b5ba8SSam Ravnborg 
dma_4v_supported(struct device * dev,u64 device_mask)675b02c2b0bSChristoph Hellwig static int dma_4v_supported(struct device *dev, u64 device_mask)
676b02c2b0bSChristoph Hellwig {
677b02c2b0bSChristoph Hellwig 	struct iommu *iommu = dev->archdata.iommu;
678b02c2b0bSChristoph Hellwig 
679c54fc984SChristoph Hellwig 	if (ali_sound_dma_hack(dev, device_mask))
680c54fc984SChristoph Hellwig 		return 1;
68124132a41SChristoph Hellwig 	if (device_mask < iommu->dma_addr_mask)
6822ad67141STushar Dave 		return 0;
683b02c2b0bSChristoph Hellwig 	return 1;
684b02c2b0bSChristoph Hellwig }
685b02c2b0bSChristoph Hellwig 
6865299709dSBart Van Assche static const struct dma_map_ops sun4v_dma_ops = {
687c416258aSAndrzej Pietrasiewicz 	.alloc				= dma_4v_alloc_coherent,
688c416258aSAndrzej Pietrasiewicz 	.free				= dma_4v_free_coherent,
689797a7568SFUJITA Tomonori 	.map_page			= dma_4v_map_page,
690797a7568SFUJITA Tomonori 	.unmap_page			= dma_4v_unmap_page,
691a88b5ba8SSam Ravnborg 	.map_sg				= dma_4v_map_sg,
692a88b5ba8SSam Ravnborg 	.unmap_sg			= dma_4v_unmap_sg,
693b02c2b0bSChristoph Hellwig 	.dma_supported			= dma_4v_supported,
694a88b5ba8SSam Ravnborg };
695a88b5ba8SSam Ravnborg 
pci_sun4v_scan_bus(struct pci_pbm_info * pbm,struct device * parent)6967c9503b8SGreg Kroah-Hartman static void pci_sun4v_scan_bus(struct pci_pbm_info *pbm, struct device *parent)
697a88b5ba8SSam Ravnborg {
698a88b5ba8SSam Ravnborg 	struct property *prop;
699a88b5ba8SSam Ravnborg 	struct device_node *dp;
700a88b5ba8SSam Ravnborg 
70161c7a080SGrant Likely 	dp = pbm->op->dev.of_node;
702a88b5ba8SSam Ravnborg 	prop = of_find_property(dp, "66mhz-capable", NULL);
703a88b5ba8SSam Ravnborg 	pbm->is_66mhz_capable = (prop != NULL);
704a88b5ba8SSam Ravnborg 	pbm->pci_bus = pci_scan_one_pbm(pbm, parent);
705a88b5ba8SSam Ravnborg 
706a88b5ba8SSam Ravnborg 	/* XXX register error interrupt handlers XXX */
707a88b5ba8SSam Ravnborg }
708a88b5ba8SSam Ravnborg 
probe_existing_entries(struct pci_pbm_info * pbm,struct iommu_map_table * iommu)7097c9503b8SGreg Kroah-Hartman static unsigned long probe_existing_entries(struct pci_pbm_info *pbm,
710bb620c3dSSowmini Varadhan 					    struct iommu_map_table *iommu)
711a88b5ba8SSam Ravnborg {
712bb620c3dSSowmini Varadhan 	struct iommu_pool *pool;
713bb620c3dSSowmini Varadhan 	unsigned long i, pool_nr, cnt = 0;
714a88b5ba8SSam Ravnborg 	u32 devhandle;
715a88b5ba8SSam Ravnborg 
716a88b5ba8SSam Ravnborg 	devhandle = pbm->devhandle;
717bb620c3dSSowmini Varadhan 	for (pool_nr = 0; pool_nr < iommu->nr_pools; pool_nr++) {
718bb620c3dSSowmini Varadhan 		pool = &(iommu->pools[pool_nr]);
719bb620c3dSSowmini Varadhan 		for (i = pool->start; i <= pool->end; i++) {
720a88b5ba8SSam Ravnborg 			unsigned long ret, io_attrs, ra;
721a88b5ba8SSam Ravnborg 
722a88b5ba8SSam Ravnborg 			ret = pci_sun4v_iommu_getmap(devhandle,
723a88b5ba8SSam Ravnborg 						     HV_PCI_TSBID(0, i),
724a88b5ba8SSam Ravnborg 						     &io_attrs, &ra);
725a88b5ba8SSam Ravnborg 			if (ret == HV_EOK) {
726a88b5ba8SSam Ravnborg 				if (page_in_phys_avail(ra)) {
727a88b5ba8SSam Ravnborg 					pci_sun4v_iommu_demap(devhandle,
728bb620c3dSSowmini Varadhan 							      HV_PCI_TSBID(0,
729bb620c3dSSowmini Varadhan 							      i), 1);
730a88b5ba8SSam Ravnborg 				} else {
731a88b5ba8SSam Ravnborg 					cnt++;
732bb620c3dSSowmini Varadhan 					__set_bit(i, iommu->map);
733a88b5ba8SSam Ravnborg 				}
734a88b5ba8SSam Ravnborg 			}
735a88b5ba8SSam Ravnborg 		}
736bb620c3dSSowmini Varadhan 	}
737a88b5ba8SSam Ravnborg 	return cnt;
738a88b5ba8SSam Ravnborg }
739a88b5ba8SSam Ravnborg 
pci_sun4v_atu_alloc_iotsb(struct pci_pbm_info * pbm)740f0248c15STushar Dave static int pci_sun4v_atu_alloc_iotsb(struct pci_pbm_info *pbm)
741f0248c15STushar Dave {
742f0248c15STushar Dave 	struct atu *atu = pbm->iommu->atu;
743f0248c15STushar Dave 	struct atu_iotsb *iotsb;
744f0248c15STushar Dave 	void *table;
745f0248c15STushar Dave 	u64 table_size;
746f0248c15STushar Dave 	u64 iotsb_num;
747f0248c15STushar Dave 	unsigned long order;
748f0248c15STushar Dave 	unsigned long err;
749f0248c15STushar Dave 
750f0248c15STushar Dave 	iotsb = kzalloc(sizeof(*iotsb), GFP_KERNEL);
751f0248c15STushar Dave 	if (!iotsb) {
752f0248c15STushar Dave 		err = -ENOMEM;
753f0248c15STushar Dave 		goto out_err;
754f0248c15STushar Dave 	}
755f0248c15STushar Dave 	atu->iotsb = iotsb;
756f0248c15STushar Dave 
757f0248c15STushar Dave 	/* calculate size of IOTSB */
758f0248c15STushar Dave 	table_size = (atu->size / IO_PAGE_SIZE) * 8;
759f0248c15STushar Dave 	order = get_order(table_size);
760f0248c15STushar Dave 	table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, order);
761f0248c15STushar Dave 	if (!table) {
762f0248c15STushar Dave 		err = -ENOMEM;
763f0248c15STushar Dave 		goto table_failed;
764f0248c15STushar Dave 	}
765f0248c15STushar Dave 	iotsb->table = table;
766f0248c15STushar Dave 	iotsb->ra = __pa(table);
767f0248c15STushar Dave 	iotsb->dvma_size = atu->size;
768f0248c15STushar Dave 	iotsb->dvma_base = atu->base;
769f0248c15STushar Dave 	iotsb->table_size = table_size;
770f0248c15STushar Dave 	iotsb->page_size = IO_PAGE_SIZE;
771f0248c15STushar Dave 
772f0248c15STushar Dave 	/* configure and register IOTSB with HV */
773f0248c15STushar Dave 	err = pci_sun4v_iotsb_conf(pbm->devhandle,
774f0248c15STushar Dave 				   iotsb->ra,
775f0248c15STushar Dave 				   iotsb->table_size,
776f0248c15STushar Dave 				   iotsb->page_size,
777f0248c15STushar Dave 				   iotsb->dvma_base,
778f0248c15STushar Dave 				   &iotsb_num);
779f0248c15STushar Dave 	if (err) {
780f0248c15STushar Dave 		pr_err(PFX "pci_iotsb_conf failed error: %ld\n", err);
781f0248c15STushar Dave 		goto iotsb_conf_failed;
782f0248c15STushar Dave 	}
783f0248c15STushar Dave 	iotsb->iotsb_num = iotsb_num;
784f0248c15STushar Dave 
7855116ab4eSTushar Dave 	err = dma_4v_iotsb_bind(pbm->devhandle, iotsb_num, pbm->pci_bus);
7865116ab4eSTushar Dave 	if (err) {
7875116ab4eSTushar Dave 		pr_err(PFX "pci_iotsb_bind failed error: %ld\n", err);
7885116ab4eSTushar Dave 		goto iotsb_conf_failed;
7895116ab4eSTushar Dave 	}
7905116ab4eSTushar Dave 
791f0248c15STushar Dave 	return 0;
792f0248c15STushar Dave 
793f0248c15STushar Dave iotsb_conf_failed:
794f0248c15STushar Dave 	free_pages((unsigned long)table, order);
795f0248c15STushar Dave table_failed:
796f0248c15STushar Dave 	kfree(iotsb);
797f0248c15STushar Dave out_err:
798f0248c15STushar Dave 	return err;
799f0248c15STushar Dave }
800f0248c15STushar Dave 
pci_sun4v_atu_init(struct pci_pbm_info * pbm)801f0248c15STushar Dave static int pci_sun4v_atu_init(struct pci_pbm_info *pbm)
802f0248c15STushar Dave {
803f0248c15STushar Dave 	struct atu *atu = pbm->iommu->atu;
804f0248c15STushar Dave 	unsigned long err;
805f0248c15STushar Dave 	const u64 *ranges;
80631f077dcSTushar Dave 	u64 map_size, num_iotte;
80731f077dcSTushar Dave 	u64 dma_mask;
808f0248c15STushar Dave 	const u32 *page_size;
809f0248c15STushar Dave 	int len;
810f0248c15STushar Dave 
811f0248c15STushar Dave 	ranges = of_get_property(pbm->op->dev.of_node, "iommu-address-ranges",
812f0248c15STushar Dave 				 &len);
813f0248c15STushar Dave 	if (!ranges) {
814f0248c15STushar Dave 		pr_err(PFX "No iommu-address-ranges\n");
815f0248c15STushar Dave 		return -EINVAL;
816f0248c15STushar Dave 	}
817f0248c15STushar Dave 
818f0248c15STushar Dave 	page_size = of_get_property(pbm->op->dev.of_node, "iommu-pagesizes",
819f0248c15STushar Dave 				    NULL);
820f0248c15STushar Dave 	if (!page_size) {
821f0248c15STushar Dave 		pr_err(PFX "No iommu-pagesizes\n");
822f0248c15STushar Dave 		return -EINVAL;
823f0248c15STushar Dave 	}
824f0248c15STushar Dave 
825f0248c15STushar Dave 	/* There are 4 iommu-address-ranges supported. Each range is pair of
826f0248c15STushar Dave 	 * {base, size}. The ranges[0] and ranges[1] are 32bit address space
827f0248c15STushar Dave 	 * while ranges[2] and ranges[3] are 64bit space.  We want to use 64bit
828f0248c15STushar Dave 	 * address ranges to support 64bit addressing. Because 'size' for
829f0248c15STushar Dave 	 * address ranges[2] and ranges[3] are same we can select either of
830f0248c15STushar Dave 	 * ranges[2] or ranges[3] for mapping. However due to 'size' is too
831f0248c15STushar Dave 	 * large for OS to allocate IOTSB we are using fix size 32G
832f0248c15STushar Dave 	 * (ATU_64_SPACE_SIZE) which is more than enough for all PCIe devices
833f0248c15STushar Dave 	 * to share.
834f0248c15STushar Dave 	 */
835f0248c15STushar Dave 	atu->ranges = (struct atu_ranges *)ranges;
836f0248c15STushar Dave 	atu->base = atu->ranges[3].base;
837f0248c15STushar Dave 	atu->size = ATU_64_SPACE_SIZE;
838f0248c15STushar Dave 
839f0248c15STushar Dave 	/* Create IOTSB */
840f0248c15STushar Dave 	err = pci_sun4v_atu_alloc_iotsb(pbm);
841f0248c15STushar Dave 	if (err) {
842f0248c15STushar Dave 		pr_err(PFX "Error creating ATU IOTSB\n");
843f0248c15STushar Dave 		return err;
844f0248c15STushar Dave 	}
845f0248c15STushar Dave 
84631f077dcSTushar Dave 	/* Create ATU iommu map.
84731f077dcSTushar Dave 	 * One bit represents one iotte in IOTSB table.
84831f077dcSTushar Dave 	 */
84931f077dcSTushar Dave 	dma_mask = (roundup_pow_of_two(atu->size) - 1UL);
85031f077dcSTushar Dave 	num_iotte = atu->size / IO_PAGE_SIZE;
85131f077dcSTushar Dave 	map_size = num_iotte / 8;
85231f077dcSTushar Dave 	atu->tbl.table_map_base = atu->base;
85331f077dcSTushar Dave 	atu->dma_addr_mask = dma_mask;
85431f077dcSTushar Dave 	atu->tbl.map = kzalloc(map_size, GFP_KERNEL);
85531f077dcSTushar Dave 	if (!atu->tbl.map)
85631f077dcSTushar Dave 		return -ENOMEM;
85731f077dcSTushar Dave 
85831f077dcSTushar Dave 	iommu_tbl_pool_init(&atu->tbl, num_iotte, IO_PAGE_SHIFT,
85931f077dcSTushar Dave 			    NULL, false /* no large_pool */,
86031f077dcSTushar Dave 			    0 /* default npools */,
86131f077dcSTushar Dave 			    false /* want span boundary checking */);
86231f077dcSTushar Dave 
863f0248c15STushar Dave 	return 0;
864f0248c15STushar Dave }
865f0248c15STushar Dave 
pci_sun4v_iommu_init(struct pci_pbm_info * pbm)8667c9503b8SGreg Kroah-Hartman static int pci_sun4v_iommu_init(struct pci_pbm_info *pbm)
867a88b5ba8SSam Ravnborg {
868a88b5ba8SSam Ravnborg 	static const u32 vdma_default[] = { 0x80000000, 0x80000000 };
869a88b5ba8SSam Ravnborg 	struct iommu *iommu = pbm->iommu;
870c6fee081SDavid S. Miller 	unsigned long num_tsb_entries, sz;
871a88b5ba8SSam Ravnborg 	u32 dma_mask, dma_offset;
872a88b5ba8SSam Ravnborg 	const u32 *vdma;
873a88b5ba8SSam Ravnborg 
87461c7a080SGrant Likely 	vdma = of_get_property(pbm->op->dev.of_node, "virtual-dma", NULL);
875a88b5ba8SSam Ravnborg 	if (!vdma)
876a88b5ba8SSam Ravnborg 		vdma = vdma_default;
877a88b5ba8SSam Ravnborg 
878a88b5ba8SSam Ravnborg 	if ((vdma[0] | vdma[1]) & ~IO_PAGE_MASK) {
879a88b5ba8SSam Ravnborg 		printk(KERN_ERR PFX "Strange virtual-dma[%08x:%08x].\n",
880a88b5ba8SSam Ravnborg 		       vdma[0], vdma[1]);
881a88b5ba8SSam Ravnborg 		return -EINVAL;
88220b739feSPeter Senna Tschudin 	}
883a88b5ba8SSam Ravnborg 
884a88b5ba8SSam Ravnborg 	dma_mask = (roundup_pow_of_two(vdma[1]) - 1UL);
885a88b5ba8SSam Ravnborg 	num_tsb_entries = vdma[1] / IO_PAGE_SIZE;
886a88b5ba8SSam Ravnborg 
887a88b5ba8SSam Ravnborg 	dma_offset = vdma[0];
888a88b5ba8SSam Ravnborg 
889a88b5ba8SSam Ravnborg 	/* Setup initial software IOMMU state. */
890c12f048fSDavid S. Miller 	spin_lock_init(&iommu->lock);
891a88b5ba8SSam Ravnborg 	iommu->ctx_lowest_free = 1;
892bb620c3dSSowmini Varadhan 	iommu->tbl.table_map_base = dma_offset;
893a88b5ba8SSam Ravnborg 	iommu->dma_addr_mask = dma_mask;
894a88b5ba8SSam Ravnborg 
895a88b5ba8SSam Ravnborg 	/* Allocate and initialize the free area map.  */
896a88b5ba8SSam Ravnborg 	sz = (num_tsb_entries + 7) / 8;
897a88b5ba8SSam Ravnborg 	sz = (sz + 7UL) & ~7UL;
898bb620c3dSSowmini Varadhan 	iommu->tbl.map = kzalloc(sz, GFP_KERNEL);
899bb620c3dSSowmini Varadhan 	if (!iommu->tbl.map) {
900a88b5ba8SSam Ravnborg 		printk(KERN_ERR PFX "Error, kmalloc(arena.map) failed.\n");
901a88b5ba8SSam Ravnborg 		return -ENOMEM;
902a88b5ba8SSam Ravnborg 	}
903bb620c3dSSowmini Varadhan 	iommu_tbl_pool_init(&iommu->tbl, num_tsb_entries, IO_PAGE_SHIFT,
904bb620c3dSSowmini Varadhan 			    NULL, false /* no large_pool */,
905bb620c3dSSowmini Varadhan 			    0 /* default npools */,
906bb620c3dSSowmini Varadhan 			    false /* want span boundary checking */);
907bb620c3dSSowmini Varadhan 	sz = probe_existing_entries(pbm, &iommu->tbl);
908a88b5ba8SSam Ravnborg 	if (sz)
909a88b5ba8SSam Ravnborg 		printk("%s: Imported %lu TSB entries from OBP\n",
910a88b5ba8SSam Ravnborg 		       pbm->name, sz);
911a88b5ba8SSam Ravnborg 
912a88b5ba8SSam Ravnborg 	return 0;
913a88b5ba8SSam Ravnborg }
914a88b5ba8SSam Ravnborg 
915a88b5ba8SSam Ravnborg #ifdef CONFIG_PCI_MSI
916a88b5ba8SSam Ravnborg struct pci_sun4v_msiq_entry {
917a88b5ba8SSam Ravnborg 	u64		version_type;
918a88b5ba8SSam Ravnborg #define MSIQ_VERSION_MASK		0xffffffff00000000UL
919a88b5ba8SSam Ravnborg #define MSIQ_VERSION_SHIFT		32
920a88b5ba8SSam Ravnborg #define MSIQ_TYPE_MASK			0x00000000000000ffUL
921a88b5ba8SSam Ravnborg #define MSIQ_TYPE_SHIFT			0
922a88b5ba8SSam Ravnborg #define MSIQ_TYPE_NONE			0x00
923a88b5ba8SSam Ravnborg #define MSIQ_TYPE_MSG			0x01
924a88b5ba8SSam Ravnborg #define MSIQ_TYPE_MSI32			0x02
925a88b5ba8SSam Ravnborg #define MSIQ_TYPE_MSI64			0x03
926a88b5ba8SSam Ravnborg #define MSIQ_TYPE_INTX			0x08
927a88b5ba8SSam Ravnborg #define MSIQ_TYPE_NONE2			0xff
928a88b5ba8SSam Ravnborg 
929a88b5ba8SSam Ravnborg 	u64		intx_sysino;
930a88b5ba8SSam Ravnborg 	u64		reserved1;
931a88b5ba8SSam Ravnborg 	u64		stick;
932a88b5ba8SSam Ravnborg 	u64		req_id;  /* bus/device/func */
933a88b5ba8SSam Ravnborg #define MSIQ_REQID_BUS_MASK		0xff00UL
934a88b5ba8SSam Ravnborg #define MSIQ_REQID_BUS_SHIFT		8
935a88b5ba8SSam Ravnborg #define MSIQ_REQID_DEVICE_MASK		0x00f8UL
936a88b5ba8SSam Ravnborg #define MSIQ_REQID_DEVICE_SHIFT		3
937a88b5ba8SSam Ravnborg #define MSIQ_REQID_FUNC_MASK		0x0007UL
938a88b5ba8SSam Ravnborg #define MSIQ_REQID_FUNC_SHIFT		0
939a88b5ba8SSam Ravnborg 
940a88b5ba8SSam Ravnborg 	u64		msi_address;
941a88b5ba8SSam Ravnborg 
942a88b5ba8SSam Ravnborg 	/* The format of this value is message type dependent.
943a88b5ba8SSam Ravnborg 	 * For MSI bits 15:0 are the data from the MSI packet.
944a88b5ba8SSam Ravnborg 	 * For MSI-X bits 31:0 are the data from the MSI packet.
945a88b5ba8SSam Ravnborg 	 * For MSG, the message code and message routing code where:
946a88b5ba8SSam Ravnborg 	 * 	bits 39:32 is the bus/device/fn of the msg target-id
947a88b5ba8SSam Ravnborg 	 *	bits 18:16 is the message routing code
948a88b5ba8SSam Ravnborg 	 *	bits 7:0 is the message code
949a88b5ba8SSam Ravnborg 	 * For INTx the low order 2-bits are:
950a88b5ba8SSam Ravnborg 	 *	00 - INTA
951a88b5ba8SSam Ravnborg 	 *	01 - INTB
952a88b5ba8SSam Ravnborg 	 *	10 - INTC
953a88b5ba8SSam Ravnborg 	 *	11 - INTD
954a88b5ba8SSam Ravnborg 	 */
955a88b5ba8SSam Ravnborg 	u64		msi_data;
956a88b5ba8SSam Ravnborg 
957a88b5ba8SSam Ravnborg 	u64		reserved2;
958a88b5ba8SSam Ravnborg };
959a88b5ba8SSam Ravnborg 
pci_sun4v_get_head(struct pci_pbm_info * pbm,unsigned long msiqid,unsigned long * head)960a88b5ba8SSam Ravnborg static int pci_sun4v_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
961a88b5ba8SSam Ravnborg 			      unsigned long *head)
962a88b5ba8SSam Ravnborg {
963a88b5ba8SSam Ravnborg 	unsigned long err, limit;
964a88b5ba8SSam Ravnborg 
965a88b5ba8SSam Ravnborg 	err = pci_sun4v_msiq_gethead(pbm->devhandle, msiqid, head);
966a88b5ba8SSam Ravnborg 	if (unlikely(err))
967a88b5ba8SSam Ravnborg 		return -ENXIO;
968a88b5ba8SSam Ravnborg 
969a88b5ba8SSam Ravnborg 	limit = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
970a88b5ba8SSam Ravnborg 	if (unlikely(*head >= limit))
971a88b5ba8SSam Ravnborg 		return -EFBIG;
972a88b5ba8SSam Ravnborg 
973a88b5ba8SSam Ravnborg 	return 0;
974a88b5ba8SSam Ravnborg }
975a88b5ba8SSam Ravnborg 
pci_sun4v_dequeue_msi(struct pci_pbm_info * pbm,unsigned long msiqid,unsigned long * head,unsigned long * msi)976a88b5ba8SSam Ravnborg static int pci_sun4v_dequeue_msi(struct pci_pbm_info *pbm,
977a88b5ba8SSam Ravnborg 				 unsigned long msiqid, unsigned long *head,
978a88b5ba8SSam Ravnborg 				 unsigned long *msi)
979a88b5ba8SSam Ravnborg {
980a88b5ba8SSam Ravnborg 	struct pci_sun4v_msiq_entry *ep;
981a88b5ba8SSam Ravnborg 	unsigned long err, type;
982a88b5ba8SSam Ravnborg 
983a88b5ba8SSam Ravnborg 	/* Note: void pointer arithmetic, 'head' is a byte offset  */
984a88b5ba8SSam Ravnborg 	ep = (pbm->msi_queues + ((msiqid - pbm->msiq_first) *
985a88b5ba8SSam Ravnborg 				 (pbm->msiq_ent_count *
986a88b5ba8SSam Ravnborg 				  sizeof(struct pci_sun4v_msiq_entry))) +
987a88b5ba8SSam Ravnborg 	      *head);
988a88b5ba8SSam Ravnborg 
989a88b5ba8SSam Ravnborg 	if ((ep->version_type & MSIQ_TYPE_MASK) == 0)
990a88b5ba8SSam Ravnborg 		return 0;
991a88b5ba8SSam Ravnborg 
992a88b5ba8SSam Ravnborg 	type = (ep->version_type & MSIQ_TYPE_MASK) >> MSIQ_TYPE_SHIFT;
993a88b5ba8SSam Ravnborg 	if (unlikely(type != MSIQ_TYPE_MSI32 &&
994a88b5ba8SSam Ravnborg 		     type != MSIQ_TYPE_MSI64))
995a88b5ba8SSam Ravnborg 		return -EINVAL;
996a88b5ba8SSam Ravnborg 
997a88b5ba8SSam Ravnborg 	*msi = ep->msi_data;
998a88b5ba8SSam Ravnborg 
999a88b5ba8SSam Ravnborg 	err = pci_sun4v_msi_setstate(pbm->devhandle,
1000a88b5ba8SSam Ravnborg 				     ep->msi_data /* msi_num */,
1001a88b5ba8SSam Ravnborg 				     HV_MSISTATE_IDLE);
1002a88b5ba8SSam Ravnborg 	if (unlikely(err))
1003a88b5ba8SSam Ravnborg 		return -ENXIO;
1004a88b5ba8SSam Ravnborg 
1005a88b5ba8SSam Ravnborg 	/* Clear the entry.  */
1006a88b5ba8SSam Ravnborg 	ep->version_type &= ~MSIQ_TYPE_MASK;
1007a88b5ba8SSam Ravnborg 
1008a88b5ba8SSam Ravnborg 	(*head) += sizeof(struct pci_sun4v_msiq_entry);
1009a88b5ba8SSam Ravnborg 	if (*head >=
1010a88b5ba8SSam Ravnborg 	    (pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry)))
1011a88b5ba8SSam Ravnborg 		*head = 0;
1012a88b5ba8SSam Ravnborg 
1013a88b5ba8SSam Ravnborg 	return 1;
1014a88b5ba8SSam Ravnborg }
1015a88b5ba8SSam Ravnborg 
pci_sun4v_set_head(struct pci_pbm_info * pbm,unsigned long msiqid,unsigned long head)1016a88b5ba8SSam Ravnborg static int pci_sun4v_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
1017a88b5ba8SSam Ravnborg 			      unsigned long head)
1018a88b5ba8SSam Ravnborg {
1019a88b5ba8SSam Ravnborg 	unsigned long err;
1020a88b5ba8SSam Ravnborg 
1021a88b5ba8SSam Ravnborg 	err = pci_sun4v_msiq_sethead(pbm->devhandle, msiqid, head);
1022a88b5ba8SSam Ravnborg 	if (unlikely(err))
1023a88b5ba8SSam Ravnborg 		return -EINVAL;
1024a88b5ba8SSam Ravnborg 
1025a88b5ba8SSam Ravnborg 	return 0;
1026a88b5ba8SSam Ravnborg }
1027a88b5ba8SSam Ravnborg 
pci_sun4v_msi_setup(struct pci_pbm_info * pbm,unsigned long msiqid,unsigned long msi,int is_msi64)1028a88b5ba8SSam Ravnborg static int pci_sun4v_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
1029a88b5ba8SSam Ravnborg 			       unsigned long msi, int is_msi64)
1030a88b5ba8SSam Ravnborg {
1031a88b5ba8SSam Ravnborg 	if (pci_sun4v_msi_setmsiq(pbm->devhandle, msi, msiqid,
1032a88b5ba8SSam Ravnborg 				  (is_msi64 ?
1033a88b5ba8SSam Ravnborg 				   HV_MSITYPE_MSI64 : HV_MSITYPE_MSI32)))
1034a88b5ba8SSam Ravnborg 		return -ENXIO;
1035a88b5ba8SSam Ravnborg 	if (pci_sun4v_msi_setstate(pbm->devhandle, msi, HV_MSISTATE_IDLE))
1036a88b5ba8SSam Ravnborg 		return -ENXIO;
1037a88b5ba8SSam Ravnborg 	if (pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_VALID))
1038a88b5ba8SSam Ravnborg 		return -ENXIO;
1039a88b5ba8SSam Ravnborg 	return 0;
1040a88b5ba8SSam Ravnborg }
1041a88b5ba8SSam Ravnborg 
pci_sun4v_msi_teardown(struct pci_pbm_info * pbm,unsigned long msi)1042a88b5ba8SSam Ravnborg static int pci_sun4v_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
1043a88b5ba8SSam Ravnborg {
1044a88b5ba8SSam Ravnborg 	unsigned long err, msiqid;
1045a88b5ba8SSam Ravnborg 
1046a88b5ba8SSam Ravnborg 	err = pci_sun4v_msi_getmsiq(pbm->devhandle, msi, &msiqid);
1047a88b5ba8SSam Ravnborg 	if (err)
1048a88b5ba8SSam Ravnborg 		return -ENXIO;
1049a88b5ba8SSam Ravnborg 
1050a88b5ba8SSam Ravnborg 	pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_INVALID);
1051a88b5ba8SSam Ravnborg 
1052a88b5ba8SSam Ravnborg 	return 0;
1053a88b5ba8SSam Ravnborg }
1054a88b5ba8SSam Ravnborg 
pci_sun4v_msiq_alloc(struct pci_pbm_info * pbm)1055a88b5ba8SSam Ravnborg static int pci_sun4v_msiq_alloc(struct pci_pbm_info *pbm)
1056a88b5ba8SSam Ravnborg {
1057a88b5ba8SSam Ravnborg 	unsigned long q_size, alloc_size, pages, order;
1058a88b5ba8SSam Ravnborg 	int i;
1059a88b5ba8SSam Ravnborg 
1060a88b5ba8SSam Ravnborg 	q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
1061a88b5ba8SSam Ravnborg 	alloc_size = (pbm->msiq_num * q_size);
1062a88b5ba8SSam Ravnborg 	order = get_order(alloc_size);
1063a88b5ba8SSam Ravnborg 	pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
1064a88b5ba8SSam Ravnborg 	if (pages == 0UL) {
1065a88b5ba8SSam Ravnborg 		printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
1066a88b5ba8SSam Ravnborg 		       order);
1067a88b5ba8SSam Ravnborg 		return -ENOMEM;
1068a88b5ba8SSam Ravnborg 	}
1069a88b5ba8SSam Ravnborg 	memset((char *)pages, 0, PAGE_SIZE << order);
1070a88b5ba8SSam Ravnborg 	pbm->msi_queues = (void *) pages;
1071a88b5ba8SSam Ravnborg 
1072a88b5ba8SSam Ravnborg 	for (i = 0; i < pbm->msiq_num; i++) {
1073a88b5ba8SSam Ravnborg 		unsigned long err, base = __pa(pages + (i * q_size));
1074a88b5ba8SSam Ravnborg 		unsigned long ret1, ret2;
1075a88b5ba8SSam Ravnborg 
1076a88b5ba8SSam Ravnborg 		err = pci_sun4v_msiq_conf(pbm->devhandle,
1077a88b5ba8SSam Ravnborg 					  pbm->msiq_first + i,
1078a88b5ba8SSam Ravnborg 					  base, pbm->msiq_ent_count);
1079a88b5ba8SSam Ravnborg 		if (err) {
1080a88b5ba8SSam Ravnborg 			printk(KERN_ERR "MSI: msiq register fails (err=%lu)\n",
1081a88b5ba8SSam Ravnborg 			       err);
1082a88b5ba8SSam Ravnborg 			goto h_error;
1083a88b5ba8SSam Ravnborg 		}
1084a88b5ba8SSam Ravnborg 
1085a88b5ba8SSam Ravnborg 		err = pci_sun4v_msiq_info(pbm->devhandle,
1086a88b5ba8SSam Ravnborg 					  pbm->msiq_first + i,
1087a88b5ba8SSam Ravnborg 					  &ret1, &ret2);
1088a88b5ba8SSam Ravnborg 		if (err) {
1089a88b5ba8SSam Ravnborg 			printk(KERN_ERR "MSI: Cannot read msiq (err=%lu)\n",
1090a88b5ba8SSam Ravnborg 			       err);
1091a88b5ba8SSam Ravnborg 			goto h_error;
1092a88b5ba8SSam Ravnborg 		}
1093a88b5ba8SSam Ravnborg 		if (ret1 != base || ret2 != pbm->msiq_ent_count) {
1094a88b5ba8SSam Ravnborg 			printk(KERN_ERR "MSI: Bogus qconf "
1095a88b5ba8SSam Ravnborg 			       "expected[%lx:%x] got[%lx:%lx]\n",
1096a88b5ba8SSam Ravnborg 			       base, pbm->msiq_ent_count,
1097a88b5ba8SSam Ravnborg 			       ret1, ret2);
1098a88b5ba8SSam Ravnborg 			goto h_error;
1099a88b5ba8SSam Ravnborg 		}
1100a88b5ba8SSam Ravnborg 	}
1101a88b5ba8SSam Ravnborg 
1102a88b5ba8SSam Ravnborg 	return 0;
1103a88b5ba8SSam Ravnborg 
1104a88b5ba8SSam Ravnborg h_error:
1105a88b5ba8SSam Ravnborg 	free_pages(pages, order);
1106a88b5ba8SSam Ravnborg 	return -EINVAL;
1107a88b5ba8SSam Ravnborg }
1108a88b5ba8SSam Ravnborg 
pci_sun4v_msiq_free(struct pci_pbm_info * pbm)1109a88b5ba8SSam Ravnborg static void pci_sun4v_msiq_free(struct pci_pbm_info *pbm)
1110a88b5ba8SSam Ravnborg {
1111a88b5ba8SSam Ravnborg 	unsigned long q_size, alloc_size, pages, order;
1112a88b5ba8SSam Ravnborg 	int i;
1113a88b5ba8SSam Ravnborg 
1114a88b5ba8SSam Ravnborg 	for (i = 0; i < pbm->msiq_num; i++) {
1115a88b5ba8SSam Ravnborg 		unsigned long msiqid = pbm->msiq_first + i;
1116a88b5ba8SSam Ravnborg 
1117a88b5ba8SSam Ravnborg 		(void) pci_sun4v_msiq_conf(pbm->devhandle, msiqid, 0UL, 0);
1118a88b5ba8SSam Ravnborg 	}
1119a88b5ba8SSam Ravnborg 
1120a88b5ba8SSam Ravnborg 	q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
1121a88b5ba8SSam Ravnborg 	alloc_size = (pbm->msiq_num * q_size);
1122a88b5ba8SSam Ravnborg 	order = get_order(alloc_size);
1123a88b5ba8SSam Ravnborg 
1124a88b5ba8SSam Ravnborg 	pages = (unsigned long) pbm->msi_queues;
1125a88b5ba8SSam Ravnborg 
1126a88b5ba8SSam Ravnborg 	free_pages(pages, order);
1127a88b5ba8SSam Ravnborg 
1128a88b5ba8SSam Ravnborg 	pbm->msi_queues = NULL;
1129a88b5ba8SSam Ravnborg }
1130a88b5ba8SSam Ravnborg 
pci_sun4v_msiq_build_irq(struct pci_pbm_info * pbm,unsigned long msiqid,unsigned long devino)1131a88b5ba8SSam Ravnborg static int pci_sun4v_msiq_build_irq(struct pci_pbm_info *pbm,
1132a88b5ba8SSam Ravnborg 				    unsigned long msiqid,
1133a88b5ba8SSam Ravnborg 				    unsigned long devino)
1134a88b5ba8SSam Ravnborg {
113544ed3c0cSSam Ravnborg 	unsigned int irq = sun4v_build_irq(pbm->devhandle, devino);
1136a88b5ba8SSam Ravnborg 
113744ed3c0cSSam Ravnborg 	if (!irq)
1138a88b5ba8SSam Ravnborg 		return -ENOMEM;
1139a88b5ba8SSam Ravnborg 
1140a88b5ba8SSam Ravnborg 	if (pci_sun4v_msiq_setvalid(pbm->devhandle, msiqid, HV_MSIQ_VALID))
1141a88b5ba8SSam Ravnborg 		return -EINVAL;
11427cc85833SDavid S. Miller 	if (pci_sun4v_msiq_setstate(pbm->devhandle, msiqid, HV_MSIQSTATE_IDLE))
11437cc85833SDavid S. Miller 		return -EINVAL;
1144a88b5ba8SSam Ravnborg 
114544ed3c0cSSam Ravnborg 	return irq;
1146a88b5ba8SSam Ravnborg }
1147a88b5ba8SSam Ravnborg 
1148a88b5ba8SSam Ravnborg static const struct sparc64_msiq_ops pci_sun4v_msiq_ops = {
1149a88b5ba8SSam Ravnborg 	.get_head	=	pci_sun4v_get_head,
1150a88b5ba8SSam Ravnborg 	.dequeue_msi	=	pci_sun4v_dequeue_msi,
1151a88b5ba8SSam Ravnborg 	.set_head	=	pci_sun4v_set_head,
1152a88b5ba8SSam Ravnborg 	.msi_setup	=	pci_sun4v_msi_setup,
1153a88b5ba8SSam Ravnborg 	.msi_teardown	=	pci_sun4v_msi_teardown,
1154a88b5ba8SSam Ravnborg 	.msiq_alloc	=	pci_sun4v_msiq_alloc,
1155a88b5ba8SSam Ravnborg 	.msiq_free	=	pci_sun4v_msiq_free,
1156a88b5ba8SSam Ravnborg 	.msiq_build_irq	=	pci_sun4v_msiq_build_irq,
1157a88b5ba8SSam Ravnborg };
1158a88b5ba8SSam Ravnborg 
pci_sun4v_msi_init(struct pci_pbm_info * pbm)1159a88b5ba8SSam Ravnborg static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
1160a88b5ba8SSam Ravnborg {
1161a88b5ba8SSam Ravnborg 	sparc64_pbm_msi_init(pbm, &pci_sun4v_msiq_ops);
1162a88b5ba8SSam Ravnborg }
1163a88b5ba8SSam Ravnborg #else /* CONFIG_PCI_MSI */
pci_sun4v_msi_init(struct pci_pbm_info * pbm)1164a88b5ba8SSam Ravnborg static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
1165a88b5ba8SSam Ravnborg {
1166a88b5ba8SSam Ravnborg }
1167a88b5ba8SSam Ravnborg #endif /* !(CONFIG_PCI_MSI) */
1168a88b5ba8SSam Ravnborg 
pci_sun4v_pbm_init(struct pci_pbm_info * pbm,struct platform_device * op,u32 devhandle)11697c9503b8SGreg Kroah-Hartman static int pci_sun4v_pbm_init(struct pci_pbm_info *pbm,
1170cd4cd730SGrant Likely 			      struct platform_device *op, u32 devhandle)
1171a88b5ba8SSam Ravnborg {
117261c7a080SGrant Likely 	struct device_node *dp = op->dev.of_node;
1173a88b5ba8SSam Ravnborg 	int err;
1174a88b5ba8SSam Ravnborg 
1175a88b5ba8SSam Ravnborg 	pbm->numa_node = of_node_to_nid(dp);
1176a88b5ba8SSam Ravnborg 
1177a88b5ba8SSam Ravnborg 	pbm->pci_ops = &sun4v_pci_ops;
1178a88b5ba8SSam Ravnborg 	pbm->config_space_reg_bits = 12;
1179a88b5ba8SSam Ravnborg 
1180a88b5ba8SSam Ravnborg 	pbm->index = pci_num_pbms++;
1181a88b5ba8SSam Ravnborg 
1182a88b5ba8SSam Ravnborg 	pbm->op = op;
1183a88b5ba8SSam Ravnborg 
1184a88b5ba8SSam Ravnborg 	pbm->devhandle = devhandle;
1185a88b5ba8SSam Ravnborg 
1186a88b5ba8SSam Ravnborg 	pbm->name = dp->full_name;
1187a88b5ba8SSam Ravnborg 
1188a88b5ba8SSam Ravnborg 	printk("%s: SUN4V PCI Bus Module\n", pbm->name);
1189a88b5ba8SSam Ravnborg 	printk("%s: On NUMA node %d\n", pbm->name, pbm->numa_node);
1190a88b5ba8SSam Ravnborg 
1191a88b5ba8SSam Ravnborg 	pci_determine_mem_io_space(pbm);
1192a88b5ba8SSam Ravnborg 
1193a88b5ba8SSam Ravnborg 	pci_get_pbm_props(pbm);
1194a88b5ba8SSam Ravnborg 
1195a88b5ba8SSam Ravnborg 	err = pci_sun4v_iommu_init(pbm);
1196a88b5ba8SSam Ravnborg 	if (err)
1197a88b5ba8SSam Ravnborg 		return err;
1198a88b5ba8SSam Ravnborg 
1199a88b5ba8SSam Ravnborg 	pci_sun4v_msi_init(pbm);
1200a88b5ba8SSam Ravnborg 
1201a88b5ba8SSam Ravnborg 	pci_sun4v_scan_bus(pbm, &op->dev);
1202a88b5ba8SSam Ravnborg 
1203f0248c15STushar Dave 	/* if atu_init fails its not complete failure.
1204f0248c15STushar Dave 	 * we can still continue using legacy iommu.
1205f0248c15STushar Dave 	 */
1206f0248c15STushar Dave 	if (pbm->iommu->atu) {
1207f0248c15STushar Dave 		err = pci_sun4v_atu_init(pbm);
1208f0248c15STushar Dave 		if (err) {
1209f0248c15STushar Dave 			kfree(pbm->iommu->atu);
1210f0248c15STushar Dave 			pbm->iommu->atu = NULL;
1211f0248c15STushar Dave 			pr_err(PFX "ATU init failed, err=%d\n", err);
1212f0248c15STushar Dave 		}
1213f0248c15STushar Dave 	}
1214f0248c15STushar Dave 
1215a88b5ba8SSam Ravnborg 	pbm->next = pci_pbm_root;
1216a88b5ba8SSam Ravnborg 	pci_pbm_root = pbm;
1217a88b5ba8SSam Ravnborg 
1218a88b5ba8SSam Ravnborg 	return 0;
1219a88b5ba8SSam Ravnborg }
1220a88b5ba8SSam Ravnborg 
pci_sun4v_probe(struct platform_device * op)12217c9503b8SGreg Kroah-Hartman static int pci_sun4v_probe(struct platform_device *op)
1222a88b5ba8SSam Ravnborg {
1223a88b5ba8SSam Ravnborg 	const struct linux_prom64_registers *regs;
1224a88b5ba8SSam Ravnborg 	static int hvapi_negotiated = 0;
1225a88b5ba8SSam Ravnborg 	struct pci_pbm_info *pbm;
1226a88b5ba8SSam Ravnborg 	struct device_node *dp;
1227a88b5ba8SSam Ravnborg 	struct iommu *iommu;
1228f0248c15STushar Dave 	struct atu *atu;
1229a88b5ba8SSam Ravnborg 	u32 devhandle;
12308914391bSchris hyser 	int i, err = -ENODEV;
1231f0248c15STushar Dave 	static bool hv_atu = true;
1232a88b5ba8SSam Ravnborg 
123361c7a080SGrant Likely 	dp = op->dev.of_node;
1234a88b5ba8SSam Ravnborg 
1235a88b5ba8SSam Ravnborg 	if (!hvapi_negotiated++) {
12368914391bSchris hyser 		for (i = 0; i < ARRAY_SIZE(vpci_versions); i++) {
12378914391bSchris hyser 			vpci_major = vpci_versions[i].major;
12388914391bSchris hyser 			vpci_minor = vpci_versions[i].minor;
12398914391bSchris hyser 
12408914391bSchris hyser 			err = sun4v_hvapi_register(HV_GRP_PCI, vpci_major,
1241a88b5ba8SSam Ravnborg 						   &vpci_minor);
12428914391bSchris hyser 			if (!err)
12438914391bSchris hyser 				break;
12448914391bSchris hyser 		}
1245a88b5ba8SSam Ravnborg 
1246a88b5ba8SSam Ravnborg 		if (err) {
12478914391bSchris hyser 			pr_err(PFX "Could not register hvapi, err=%d\n", err);
1248a88b5ba8SSam Ravnborg 			return err;
1249a88b5ba8SSam Ravnborg 		}
12508914391bSchris hyser 		pr_info(PFX "Registered hvapi major[%lu] minor[%lu]\n",
1251a88b5ba8SSam Ravnborg 			vpci_major, vpci_minor);
1252a88b5ba8SSam Ravnborg 
1253f0248c15STushar Dave 		err = sun4v_hvapi_register(HV_GRP_ATU, vatu_major, &vatu_minor);
1254f0248c15STushar Dave 		if (err) {
1255f0248c15STushar Dave 			/* don't return an error if we fail to register the
1256f0248c15STushar Dave 			 * ATU group, but ATU hcalls won't be available.
1257f0248c15STushar Dave 			 */
1258f0248c15STushar Dave 			hv_atu = false;
1259f0248c15STushar Dave 		} else {
1260f0248c15STushar Dave 			pr_info(PFX "Registered hvapi ATU major[%lu] minor[%lu]\n",
1261f0248c15STushar Dave 				vatu_major, vatu_minor);
1262f0248c15STushar Dave 		}
1263f0248c15STushar Dave 
1264a88b5ba8SSam Ravnborg 		dma_ops = &sun4v_dma_ops;
1265a88b5ba8SSam Ravnborg 	}
1266a88b5ba8SSam Ravnborg 
1267a88b5ba8SSam Ravnborg 	regs = of_get_property(dp, "reg", NULL);
1268a88b5ba8SSam Ravnborg 	err = -ENODEV;
1269a88b5ba8SSam Ravnborg 	if (!regs) {
1270a88b5ba8SSam Ravnborg 		printk(KERN_ERR PFX "Could not find config registers\n");
1271a88b5ba8SSam Ravnborg 		goto out_err;
1272a88b5ba8SSam Ravnborg 	}
1273a88b5ba8SSam Ravnborg 	devhandle = (regs->phys_addr >> 32UL) & 0x0fffffff;
1274a88b5ba8SSam Ravnborg 
1275a88b5ba8SSam Ravnborg 	err = -ENOMEM;
1276a88b5ba8SSam Ravnborg 	if (!iommu_batch_initialized) {
1277a88b5ba8SSam Ravnborg 		for_each_possible_cpu(i) {
1278a88b5ba8SSam Ravnborg 			unsigned long page = get_zeroed_page(GFP_KERNEL);
1279a88b5ba8SSam Ravnborg 
1280a88b5ba8SSam Ravnborg 			if (!page)
1281a88b5ba8SSam Ravnborg 				goto out_err;
1282a88b5ba8SSam Ravnborg 
1283a88b5ba8SSam Ravnborg 			per_cpu(iommu_batch, i).pglist = (u64 *) page;
1284a88b5ba8SSam Ravnborg 		}
1285a88b5ba8SSam Ravnborg 		iommu_batch_initialized = 1;
1286a88b5ba8SSam Ravnborg 	}
1287a88b5ba8SSam Ravnborg 
1288a88b5ba8SSam Ravnborg 	pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
1289a88b5ba8SSam Ravnborg 	if (!pbm) {
1290a88b5ba8SSam Ravnborg 		printk(KERN_ERR PFX "Could not allocate pci_pbm_info\n");
1291a88b5ba8SSam Ravnborg 		goto out_err;
1292a88b5ba8SSam Ravnborg 	}
1293a88b5ba8SSam Ravnborg 
1294a88b5ba8SSam Ravnborg 	iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
1295a88b5ba8SSam Ravnborg 	if (!iommu) {
1296a88b5ba8SSam Ravnborg 		printk(KERN_ERR PFX "Could not allocate pbm iommu\n");
1297a88b5ba8SSam Ravnborg 		goto out_free_controller;
1298a88b5ba8SSam Ravnborg 	}
1299a88b5ba8SSam Ravnborg 
1300a88b5ba8SSam Ravnborg 	pbm->iommu = iommu;
1301f0248c15STushar Dave 	iommu->atu = NULL;
1302f0248c15STushar Dave 	if (hv_atu) {
1303f0248c15STushar Dave 		atu = kzalloc(sizeof(*atu), GFP_KERNEL);
1304f0248c15STushar Dave 		if (!atu)
1305f0248c15STushar Dave 			pr_err(PFX "Could not allocate atu\n");
1306f0248c15STushar Dave 		else
1307f0248c15STushar Dave 			iommu->atu = atu;
1308f0248c15STushar Dave 	}
1309a88b5ba8SSam Ravnborg 
1310a88b5ba8SSam Ravnborg 	err = pci_sun4v_pbm_init(pbm, op, devhandle);
1311a88b5ba8SSam Ravnborg 	if (err)
1312a88b5ba8SSam Ravnborg 		goto out_free_iommu;
1313a88b5ba8SSam Ravnborg 
1314a88b5ba8SSam Ravnborg 	dev_set_drvdata(&op->dev, pbm);
1315a88b5ba8SSam Ravnborg 
1316a88b5ba8SSam Ravnborg 	return 0;
1317a88b5ba8SSam Ravnborg 
1318a88b5ba8SSam Ravnborg out_free_iommu:
1319f0248c15STushar Dave 	kfree(iommu->atu);
1320a88b5ba8SSam Ravnborg 	kfree(pbm->iommu);
1321a88b5ba8SSam Ravnborg 
1322a88b5ba8SSam Ravnborg out_free_controller:
1323a88b5ba8SSam Ravnborg 	kfree(pbm);
1324a88b5ba8SSam Ravnborg 
1325a88b5ba8SSam Ravnborg out_err:
1326a88b5ba8SSam Ravnborg 	return err;
1327a88b5ba8SSam Ravnborg }
1328a88b5ba8SSam Ravnborg 
13293628aa06SDavid S. Miller static const struct of_device_id pci_sun4v_match[] = {
1330a88b5ba8SSam Ravnborg 	{
1331a88b5ba8SSam Ravnborg 		.name = "pci",
1332a88b5ba8SSam Ravnborg 		.compatible = "SUNW,sun4v-pci",
1333a88b5ba8SSam Ravnborg 	},
1334a88b5ba8SSam Ravnborg 	{},
1335a88b5ba8SSam Ravnborg };
1336a88b5ba8SSam Ravnborg 
13374ebb24f7SGrant Likely static struct platform_driver pci_sun4v_driver = {
13384018294bSGrant Likely 	.driver = {
1339a88b5ba8SSam Ravnborg 		.name = DRIVER_NAME,
13404018294bSGrant Likely 		.of_match_table = pci_sun4v_match,
13414018294bSGrant Likely 	},
1342a88b5ba8SSam Ravnborg 	.probe		= pci_sun4v_probe,
1343a88b5ba8SSam Ravnborg };
1344a88b5ba8SSam Ravnborg 
pci_sun4v_init(void)1345a88b5ba8SSam Ravnborg static int __init pci_sun4v_init(void)
1346a88b5ba8SSam Ravnborg {
13474ebb24f7SGrant Likely 	return platform_driver_register(&pci_sun4v_driver);
1348a88b5ba8SSam Ravnborg }
1349a88b5ba8SSam Ravnborg 
1350a88b5ba8SSam Ravnborg subsys_initcall(pci_sun4v_init);
1351