xref: /openbmc/linux/arch/sparc/include/asm/spitfire.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2a439fe51SSam Ravnborg /* spitfire.h: SpitFire/BlackBird/Cheetah inline MMU operations.
3a439fe51SSam Ravnborg  *
4a439fe51SSam Ravnborg  * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
5a439fe51SSam Ravnborg  */
6a439fe51SSam Ravnborg 
7a439fe51SSam Ravnborg #ifndef _SPARC64_SPITFIRE_H
8a439fe51SSam Ravnborg #define _SPARC64_SPITFIRE_H
9a439fe51SSam Ravnborg 
10d34dd829SSam Ravnborg #ifdef CONFIG_SPARC64
11d34dd829SSam Ravnborg 
12a439fe51SSam Ravnborg #include <asm/asi.h>
13a439fe51SSam Ravnborg 
14a439fe51SSam Ravnborg /* The following register addresses are accessible via ASI_DMMU
15a439fe51SSam Ravnborg  * and ASI_IMMU, that is there is a distinct and unique copy of
16a439fe51SSam Ravnborg  * each these registers for each TLB.
17a439fe51SSam Ravnborg  */
18a439fe51SSam Ravnborg #define TSB_TAG_TARGET		0x0000000000000000 /* All chips				*/
19a439fe51SSam Ravnborg #define TLB_SFSR		0x0000000000000018 /* All chips				*/
20a439fe51SSam Ravnborg #define TSB_REG			0x0000000000000028 /* All chips				*/
21a439fe51SSam Ravnborg #define TLB_TAG_ACCESS		0x0000000000000030 /* All chips				*/
22a439fe51SSam Ravnborg #define VIRT_WATCHPOINT		0x0000000000000038 /* All chips				*/
23a439fe51SSam Ravnborg #define PHYS_WATCHPOINT		0x0000000000000040 /* All chips				*/
24a439fe51SSam Ravnborg #define TSB_EXTENSION_P		0x0000000000000048 /* Ultra-III and later		*/
25a439fe51SSam Ravnborg #define TSB_EXTENSION_S		0x0000000000000050 /* Ultra-III and later, D-TLB only	*/
26a439fe51SSam Ravnborg #define TSB_EXTENSION_N		0x0000000000000058 /* Ultra-III and later		*/
27a439fe51SSam Ravnborg #define TLB_TAG_ACCESS_EXT	0x0000000000000060 /* Ultra-III+ and later		*/
28a439fe51SSam Ravnborg 
29a439fe51SSam Ravnborg /* These registers only exist as one entity, and are accessed
30a439fe51SSam Ravnborg  * via ASI_DMMU only.
31a439fe51SSam Ravnborg  */
32a439fe51SSam Ravnborg #define PRIMARY_CONTEXT		0x0000000000000008
33a439fe51SSam Ravnborg #define SECONDARY_CONTEXT	0x0000000000000010
34a439fe51SSam Ravnborg #define DMMU_SFAR		0x0000000000000020
35a439fe51SSam Ravnborg #define VIRT_WATCHPOINT		0x0000000000000038
36a439fe51SSam Ravnborg #define PHYS_WATCHPOINT		0x0000000000000040
37a439fe51SSam Ravnborg 
38a439fe51SSam Ravnborg #define SPITFIRE_HIGHEST_LOCKED_TLBENT	(64 - 1)
39a439fe51SSam Ravnborg #define CHEETAH_HIGHEST_LOCKED_TLBENT	(16 - 1)
40a439fe51SSam Ravnborg 
41a439fe51SSam Ravnborg #define L1DCACHE_SIZE		0x4000
42a439fe51SSam Ravnborg 
43a439fe51SSam Ravnborg #define SUN4V_CHIP_INVALID	0x00
44a439fe51SSam Ravnborg #define SUN4V_CHIP_NIAGARA1	0x01
45a439fe51SSam Ravnborg #define SUN4V_CHIP_NIAGARA2	0x02
4615e3608dSDavid S. Miller #define SUN4V_CHIP_NIAGARA3	0x03
4708cefa9fSDavid S. Miller #define SUN4V_CHIP_NIAGARA4	0x04
4808cefa9fSDavid S. Miller #define SUN4V_CHIP_NIAGARA5	0x05
49cadbb580SAllen Pais #define SUN4V_CHIP_SPARC_M6	0x06
50cadbb580SAllen Pais #define SUN4V_CHIP_SPARC_M7	0x07
517d484acbSAllen Pais #define SUN4V_CHIP_SPARC_M8	0x08
5276950e6eSAllen Pais #define SUN4V_CHIP_SPARC64X	0x8a
53c5b8b5beSKhalid Aziz #define SUN4V_CHIP_SPARC_SN	0x8b
54a439fe51SSam Ravnborg #define SUN4V_CHIP_UNKNOWN	0xff
55a439fe51SSam Ravnborg 
569e48cd4aSAllen Pais /*
579e48cd4aSAllen Pais  * The following CPU_ID_xxx constants are used
589e48cd4aSAllen Pais  * to identify the CPU type in the setup phase
599e48cd4aSAllen Pais  * (see head_64.S)
609e48cd4aSAllen Pais  */
619e48cd4aSAllen Pais #define CPU_ID_NIAGARA1		('1')
629e48cd4aSAllen Pais #define CPU_ID_NIAGARA2		('2')
639e48cd4aSAllen Pais #define CPU_ID_NIAGARA3		('3')
649e48cd4aSAllen Pais #define CPU_ID_NIAGARA4		('4')
659e48cd4aSAllen Pais #define CPU_ID_NIAGARA5		('5')
669e48cd4aSAllen Pais #define CPU_ID_M6		('6')
679e48cd4aSAllen Pais #define CPU_ID_M7		('7')
687d484acbSAllen Pais #define CPU_ID_M8		('8')
699e48cd4aSAllen Pais #define CPU_ID_SONOMA1		('N')
709e48cd4aSAllen Pais 
71a439fe51SSam Ravnborg #ifndef __ASSEMBLY__
72a439fe51SSam Ravnborg 
73a439fe51SSam Ravnborg enum ultra_tlb_layout {
74a439fe51SSam Ravnborg 	spitfire = 0,
75a439fe51SSam Ravnborg 	cheetah = 1,
76a439fe51SSam Ravnborg 	cheetah_plus = 2,
77a439fe51SSam Ravnborg 	hypervisor = 3,
78a439fe51SSam Ravnborg };
79a439fe51SSam Ravnborg 
80a439fe51SSam Ravnborg extern enum ultra_tlb_layout tlb_type;
81a439fe51SSam Ravnborg 
82a439fe51SSam Ravnborg extern int sun4v_chip_type;
83a439fe51SSam Ravnborg 
84a439fe51SSam Ravnborg extern int cheetah_pcache_forced_on;
85f05a6865SSam Ravnborg void cheetah_enable_pcache(void);
86a439fe51SSam Ravnborg 
87a439fe51SSam Ravnborg #define sparc64_highest_locked_tlbent()	\
88a439fe51SSam Ravnborg 	(tlb_type == spitfire ? \
89a439fe51SSam Ravnborg 	 SPITFIRE_HIGHEST_LOCKED_TLBENT : \
90a439fe51SSam Ravnborg 	 CHEETAH_HIGHEST_LOCKED_TLBENT)
91a439fe51SSam Ravnborg 
92a439fe51SSam Ravnborg extern int num_kernel_image_mappings;
93a439fe51SSam Ravnborg 
94a439fe51SSam Ravnborg /* The data cache is write through, so this just invalidates the
95a439fe51SSam Ravnborg  * specified line.
96a439fe51SSam Ravnborg  */
spitfire_put_dcache_tag(unsigned long addr,unsigned long tag)97a439fe51SSam Ravnborg static inline void spitfire_put_dcache_tag(unsigned long addr, unsigned long tag)
98a439fe51SSam Ravnborg {
99a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
100a439fe51SSam Ravnborg 			     "membar	#Sync"
101a439fe51SSam Ravnborg 			     : /* No outputs */
102a439fe51SSam Ravnborg 			     : "r" (tag), "r" (addr), "i" (ASI_DCACHE_TAG));
103a439fe51SSam Ravnborg }
104a439fe51SSam Ravnborg 
105a439fe51SSam Ravnborg /* The instruction cache lines are flushed with this, but note that
106a439fe51SSam Ravnborg  * this does not flush the pipeline.  It is possible for a line to
107a439fe51SSam Ravnborg  * get flushed but stale instructions to still be in the pipeline,
108a439fe51SSam Ravnborg  * a flush instruction (to any address) is sufficient to handle
109a439fe51SSam Ravnborg  * this issue after the line is invalidated.
110a439fe51SSam Ravnborg  */
spitfire_put_icache_tag(unsigned long addr,unsigned long tag)111a439fe51SSam Ravnborg static inline void spitfire_put_icache_tag(unsigned long addr, unsigned long tag)
112a439fe51SSam Ravnborg {
113a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
114a439fe51SSam Ravnborg 			     "membar	#Sync"
115a439fe51SSam Ravnborg 			     : /* No outputs */
116a439fe51SSam Ravnborg 			     : "r" (tag), "r" (addr), "i" (ASI_IC_TAG));
117a439fe51SSam Ravnborg }
118a439fe51SSam Ravnborg 
spitfire_get_dtlb_data(int entry)119a439fe51SSam Ravnborg static inline unsigned long spitfire_get_dtlb_data(int entry)
120a439fe51SSam Ravnborg {
121a439fe51SSam Ravnborg 	unsigned long data;
122a439fe51SSam Ravnborg 
123a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
124a439fe51SSam Ravnborg 			     : "=r" (data)
125a439fe51SSam Ravnborg 			     : "r" (entry << 3), "i" (ASI_DTLB_DATA_ACCESS));
126a439fe51SSam Ravnborg 
127a439fe51SSam Ravnborg 	/* Clear TTE diag bits. */
128a439fe51SSam Ravnborg 	data &= ~0x0003fe0000000000UL;
129a439fe51SSam Ravnborg 
130a439fe51SSam Ravnborg 	return data;
131a439fe51SSam Ravnborg }
132a439fe51SSam Ravnborg 
spitfire_get_dtlb_tag(int entry)133a439fe51SSam Ravnborg static inline unsigned long spitfire_get_dtlb_tag(int entry)
134a439fe51SSam Ravnborg {
135a439fe51SSam Ravnborg 	unsigned long tag;
136a439fe51SSam Ravnborg 
137a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
138a439fe51SSam Ravnborg 			     : "=r" (tag)
139a439fe51SSam Ravnborg 			     : "r" (entry << 3), "i" (ASI_DTLB_TAG_READ));
140a439fe51SSam Ravnborg 	return tag;
141a439fe51SSam Ravnborg }
142a439fe51SSam Ravnborg 
spitfire_put_dtlb_data(int entry,unsigned long data)143a439fe51SSam Ravnborg static inline void spitfire_put_dtlb_data(int entry, unsigned long data)
144a439fe51SSam Ravnborg {
145a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
146a439fe51SSam Ravnborg 			     "membar	#Sync"
147a439fe51SSam Ravnborg 			     : /* No outputs */
148a439fe51SSam Ravnborg 			     : "r" (data), "r" (entry << 3),
149a439fe51SSam Ravnborg 			       "i" (ASI_DTLB_DATA_ACCESS));
150a439fe51SSam Ravnborg }
151a439fe51SSam Ravnborg 
spitfire_get_itlb_data(int entry)152a439fe51SSam Ravnborg static inline unsigned long spitfire_get_itlb_data(int entry)
153a439fe51SSam Ravnborg {
154a439fe51SSam Ravnborg 	unsigned long data;
155a439fe51SSam Ravnborg 
156a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
157a439fe51SSam Ravnborg 			     : "=r" (data)
158a439fe51SSam Ravnborg 			     : "r" (entry << 3), "i" (ASI_ITLB_DATA_ACCESS));
159a439fe51SSam Ravnborg 
160a439fe51SSam Ravnborg 	/* Clear TTE diag bits. */
161a439fe51SSam Ravnborg 	data &= ~0x0003fe0000000000UL;
162a439fe51SSam Ravnborg 
163a439fe51SSam Ravnborg 	return data;
164a439fe51SSam Ravnborg }
165a439fe51SSam Ravnborg 
spitfire_get_itlb_tag(int entry)166a439fe51SSam Ravnborg static inline unsigned long spitfire_get_itlb_tag(int entry)
167a439fe51SSam Ravnborg {
168a439fe51SSam Ravnborg 	unsigned long tag;
169a439fe51SSam Ravnborg 
170a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
171a439fe51SSam Ravnborg 			     : "=r" (tag)
172a439fe51SSam Ravnborg 			     : "r" (entry << 3), "i" (ASI_ITLB_TAG_READ));
173a439fe51SSam Ravnborg 	return tag;
174a439fe51SSam Ravnborg }
175a439fe51SSam Ravnborg 
spitfire_put_itlb_data(int entry,unsigned long data)176a439fe51SSam Ravnborg static inline void spitfire_put_itlb_data(int entry, unsigned long data)
177a439fe51SSam Ravnborg {
178a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
179a439fe51SSam Ravnborg 			     "membar	#Sync"
180a439fe51SSam Ravnborg 			     : /* No outputs */
181a439fe51SSam Ravnborg 			     : "r" (data), "r" (entry << 3),
182a439fe51SSam Ravnborg 			       "i" (ASI_ITLB_DATA_ACCESS));
183a439fe51SSam Ravnborg }
184a439fe51SSam Ravnborg 
spitfire_flush_dtlb_nucleus_page(unsigned long page)185a439fe51SSam Ravnborg static inline void spitfire_flush_dtlb_nucleus_page(unsigned long page)
186a439fe51SSam Ravnborg {
187a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%%g0, [%0] %1\n\t"
188a439fe51SSam Ravnborg 			     "membar	#Sync"
189a439fe51SSam Ravnborg 			     : /* No outputs */
190a439fe51SSam Ravnborg 			     : "r" (page | 0x20), "i" (ASI_DMMU_DEMAP));
191a439fe51SSam Ravnborg }
192a439fe51SSam Ravnborg 
spitfire_flush_itlb_nucleus_page(unsigned long page)193a439fe51SSam Ravnborg static inline void spitfire_flush_itlb_nucleus_page(unsigned long page)
194a439fe51SSam Ravnborg {
195a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%%g0, [%0] %1\n\t"
196a439fe51SSam Ravnborg 			     "membar	#Sync"
197a439fe51SSam Ravnborg 			     : /* No outputs */
198a439fe51SSam Ravnborg 			     : "r" (page | 0x20), "i" (ASI_IMMU_DEMAP));
199a439fe51SSam Ravnborg }
200a439fe51SSam Ravnborg 
201a439fe51SSam Ravnborg /* Cheetah has "all non-locked" tlb flushes. */
cheetah_flush_dtlb_all(void)202a439fe51SSam Ravnborg static inline void cheetah_flush_dtlb_all(void)
203a439fe51SSam Ravnborg {
204a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%%g0, [%0] %1\n\t"
205a439fe51SSam Ravnborg 			     "membar	#Sync"
206a439fe51SSam Ravnborg 			     : /* No outputs */
207a439fe51SSam Ravnborg 			     : "r" (0x80), "i" (ASI_DMMU_DEMAP));
208a439fe51SSam Ravnborg }
209a439fe51SSam Ravnborg 
cheetah_flush_itlb_all(void)210a439fe51SSam Ravnborg static inline void cheetah_flush_itlb_all(void)
211a439fe51SSam Ravnborg {
212a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%%g0, [%0] %1\n\t"
213a439fe51SSam Ravnborg 			     "membar	#Sync"
214a439fe51SSam Ravnborg 			     : /* No outputs */
215a439fe51SSam Ravnborg 			     : "r" (0x80), "i" (ASI_IMMU_DEMAP));
216a439fe51SSam Ravnborg }
217a439fe51SSam Ravnborg 
218a439fe51SSam Ravnborg /* Cheetah has a 4-tlb layout so direct access is a bit different.
219a439fe51SSam Ravnborg  * The first two TLBs are fully assosciative, hold 16 entries, and are
220a439fe51SSam Ravnborg  * used only for locked and >8K sized translations.  One exists for
221a439fe51SSam Ravnborg  * data accesses and one for instruction accesses.
222a439fe51SSam Ravnborg  *
223a439fe51SSam Ravnborg  * The third TLB is for data accesses to 8K non-locked translations, is
224a439fe51SSam Ravnborg  * 2 way assosciative, and holds 512 entries.  The fourth TLB is for
225a439fe51SSam Ravnborg  * instruction accesses to 8K non-locked translations, is 2 way
226a439fe51SSam Ravnborg  * assosciative, and holds 128 entries.
227a439fe51SSam Ravnborg  *
228a439fe51SSam Ravnborg  * Cheetah has some bug where bogus data can be returned from
229a439fe51SSam Ravnborg  * ASI_{D,I}TLB_DATA_ACCESS loads, doing the load twice fixes
230a439fe51SSam Ravnborg  * the problem for me. -DaveM
231a439fe51SSam Ravnborg  */
cheetah_get_ldtlb_data(int entry)232a439fe51SSam Ravnborg static inline unsigned long cheetah_get_ldtlb_data(int entry)
233a439fe51SSam Ravnborg {
234a439fe51SSam Ravnborg 	unsigned long data;
235a439fe51SSam Ravnborg 
236a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %%g0\n\t"
237a439fe51SSam Ravnborg 			     "ldxa	[%1] %2, %0"
238a439fe51SSam Ravnborg 			     : "=r" (data)
239a439fe51SSam Ravnborg 			     : "r" ((0 << 16) | (entry << 3)),
240a439fe51SSam Ravnborg 			     "i" (ASI_DTLB_DATA_ACCESS));
241a439fe51SSam Ravnborg 
242a439fe51SSam Ravnborg 	return data;
243a439fe51SSam Ravnborg }
244a439fe51SSam Ravnborg 
cheetah_get_litlb_data(int entry)245a439fe51SSam Ravnborg static inline unsigned long cheetah_get_litlb_data(int entry)
246a439fe51SSam Ravnborg {
247a439fe51SSam Ravnborg 	unsigned long data;
248a439fe51SSam Ravnborg 
249a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %%g0\n\t"
250a439fe51SSam Ravnborg 			     "ldxa	[%1] %2, %0"
251a439fe51SSam Ravnborg 			     : "=r" (data)
252a439fe51SSam Ravnborg 			     : "r" ((0 << 16) | (entry << 3)),
253a439fe51SSam Ravnborg 			     "i" (ASI_ITLB_DATA_ACCESS));
254a439fe51SSam Ravnborg 
255a439fe51SSam Ravnborg 	return data;
256a439fe51SSam Ravnborg }
257a439fe51SSam Ravnborg 
cheetah_get_ldtlb_tag(int entry)258a439fe51SSam Ravnborg static inline unsigned long cheetah_get_ldtlb_tag(int entry)
259a439fe51SSam Ravnborg {
260a439fe51SSam Ravnborg 	unsigned long tag;
261a439fe51SSam Ravnborg 
262a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
263a439fe51SSam Ravnborg 			     : "=r" (tag)
264a439fe51SSam Ravnborg 			     : "r" ((0 << 16) | (entry << 3)),
265a439fe51SSam Ravnborg 			     "i" (ASI_DTLB_TAG_READ));
266a439fe51SSam Ravnborg 
267a439fe51SSam Ravnborg 	return tag;
268a439fe51SSam Ravnborg }
269a439fe51SSam Ravnborg 
cheetah_get_litlb_tag(int entry)270a439fe51SSam Ravnborg static inline unsigned long cheetah_get_litlb_tag(int entry)
271a439fe51SSam Ravnborg {
272a439fe51SSam Ravnborg 	unsigned long tag;
273a439fe51SSam Ravnborg 
274a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
275a439fe51SSam Ravnborg 			     : "=r" (tag)
276a439fe51SSam Ravnborg 			     : "r" ((0 << 16) | (entry << 3)),
277a439fe51SSam Ravnborg 			     "i" (ASI_ITLB_TAG_READ));
278a439fe51SSam Ravnborg 
279a439fe51SSam Ravnborg 	return tag;
280a439fe51SSam Ravnborg }
281a439fe51SSam Ravnborg 
cheetah_put_ldtlb_data(int entry,unsigned long data)282a439fe51SSam Ravnborg static inline void cheetah_put_ldtlb_data(int entry, unsigned long data)
283a439fe51SSam Ravnborg {
284a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
285a439fe51SSam Ravnborg 			     "membar	#Sync"
286a439fe51SSam Ravnborg 			     : /* No outputs */
287a439fe51SSam Ravnborg 			     : "r" (data),
288a439fe51SSam Ravnborg 			       "r" ((0 << 16) | (entry << 3)),
289a439fe51SSam Ravnborg 			       "i" (ASI_DTLB_DATA_ACCESS));
290a439fe51SSam Ravnborg }
291a439fe51SSam Ravnborg 
cheetah_put_litlb_data(int entry,unsigned long data)292a439fe51SSam Ravnborg static inline void cheetah_put_litlb_data(int entry, unsigned long data)
293a439fe51SSam Ravnborg {
294a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
295a439fe51SSam Ravnborg 			     "membar	#Sync"
296a439fe51SSam Ravnborg 			     : /* No outputs */
297a439fe51SSam Ravnborg 			     : "r" (data),
298a439fe51SSam Ravnborg 			       "r" ((0 << 16) | (entry << 3)),
299a439fe51SSam Ravnborg 			       "i" (ASI_ITLB_DATA_ACCESS));
300a439fe51SSam Ravnborg }
301a439fe51SSam Ravnborg 
cheetah_get_dtlb_data(int entry,int tlb)302a439fe51SSam Ravnborg static inline unsigned long cheetah_get_dtlb_data(int entry, int tlb)
303a439fe51SSam Ravnborg {
304a439fe51SSam Ravnborg 	unsigned long data;
305a439fe51SSam Ravnborg 
306a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %%g0\n\t"
307a439fe51SSam Ravnborg 			     "ldxa	[%1] %2, %0"
308a439fe51SSam Ravnborg 			     : "=r" (data)
309a439fe51SSam Ravnborg 			     : "r" ((tlb << 16) | (entry << 3)), "i" (ASI_DTLB_DATA_ACCESS));
310a439fe51SSam Ravnborg 
311a439fe51SSam Ravnborg 	return data;
312a439fe51SSam Ravnborg }
313a439fe51SSam Ravnborg 
cheetah_get_dtlb_tag(int entry,int tlb)314a439fe51SSam Ravnborg static inline unsigned long cheetah_get_dtlb_tag(int entry, int tlb)
315a439fe51SSam Ravnborg {
316a439fe51SSam Ravnborg 	unsigned long tag;
317a439fe51SSam Ravnborg 
318a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
319a439fe51SSam Ravnborg 			     : "=r" (tag)
320a439fe51SSam Ravnborg 			     : "r" ((tlb << 16) | (entry << 3)), "i" (ASI_DTLB_TAG_READ));
321a439fe51SSam Ravnborg 	return tag;
322a439fe51SSam Ravnborg }
323a439fe51SSam Ravnborg 
cheetah_put_dtlb_data(int entry,unsigned long data,int tlb)324a439fe51SSam Ravnborg static inline void cheetah_put_dtlb_data(int entry, unsigned long data, int tlb)
325a439fe51SSam Ravnborg {
326a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
327a439fe51SSam Ravnborg 			     "membar	#Sync"
328a439fe51SSam Ravnborg 			     : /* No outputs */
329a439fe51SSam Ravnborg 			     : "r" (data),
330a439fe51SSam Ravnborg 			       "r" ((tlb << 16) | (entry << 3)),
331a439fe51SSam Ravnborg 			       "i" (ASI_DTLB_DATA_ACCESS));
332a439fe51SSam Ravnborg }
333a439fe51SSam Ravnborg 
cheetah_get_itlb_data(int entry)334a439fe51SSam Ravnborg static inline unsigned long cheetah_get_itlb_data(int entry)
335a439fe51SSam Ravnborg {
336a439fe51SSam Ravnborg 	unsigned long data;
337a439fe51SSam Ravnborg 
338a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %%g0\n\t"
339a439fe51SSam Ravnborg 			     "ldxa	[%1] %2, %0"
340a439fe51SSam Ravnborg 			     : "=r" (data)
341a439fe51SSam Ravnborg 			     : "r" ((2 << 16) | (entry << 3)),
342a439fe51SSam Ravnborg                                "i" (ASI_ITLB_DATA_ACCESS));
343a439fe51SSam Ravnborg 
344a439fe51SSam Ravnborg 	return data;
345a439fe51SSam Ravnborg }
346a439fe51SSam Ravnborg 
cheetah_get_itlb_tag(int entry)347a439fe51SSam Ravnborg static inline unsigned long cheetah_get_itlb_tag(int entry)
348a439fe51SSam Ravnborg {
349a439fe51SSam Ravnborg 	unsigned long tag;
350a439fe51SSam Ravnborg 
351a439fe51SSam Ravnborg 	__asm__ __volatile__("ldxa	[%1] %2, %0"
352a439fe51SSam Ravnborg 			     : "=r" (tag)
353a439fe51SSam Ravnborg 			     : "r" ((2 << 16) | (entry << 3)), "i" (ASI_ITLB_TAG_READ));
354a439fe51SSam Ravnborg 	return tag;
355a439fe51SSam Ravnborg }
356a439fe51SSam Ravnborg 
cheetah_put_itlb_data(int entry,unsigned long data)357a439fe51SSam Ravnborg static inline void cheetah_put_itlb_data(int entry, unsigned long data)
358a439fe51SSam Ravnborg {
359a439fe51SSam Ravnborg 	__asm__ __volatile__("stxa	%0, [%1] %2\n\t"
360a439fe51SSam Ravnborg 			     "membar	#Sync"
361a439fe51SSam Ravnborg 			     : /* No outputs */
362a439fe51SSam Ravnborg 			     : "r" (data), "r" ((2 << 16) | (entry << 3)),
363a439fe51SSam Ravnborg 			       "i" (ASI_ITLB_DATA_ACCESS));
364a439fe51SSam Ravnborg }
365a439fe51SSam Ravnborg 
366a439fe51SSam Ravnborg #endif /* !(__ASSEMBLY__) */
367d34dd829SSam Ravnborg #endif /* CONFIG_SPARC64 */
368a439fe51SSam Ravnborg #endif /* !(_SPARC64_SPITFIRE_H) */
369