1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2a439fe51SSam Ravnborg /*
3a439fe51SSam Ravnborg * pgtable.h: SpitFire page table operations.
4a439fe51SSam Ravnborg *
5a439fe51SSam Ravnborg * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
6a439fe51SSam Ravnborg * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
7a439fe51SSam Ravnborg */
8a439fe51SSam Ravnborg
9a439fe51SSam Ravnborg #ifndef _SPARC64_PGTABLE_H
10a439fe51SSam Ravnborg #define _SPARC64_PGTABLE_H
11a439fe51SSam Ravnborg
12a439fe51SSam Ravnborg /* This file contains the functions and defines necessary to modify and use
13a439fe51SSam Ravnborg * the SpitFire page tables.
14a439fe51SSam Ravnborg */
15a439fe51SSam Ravnborg
165637bc50SMike Rapoport #include <asm-generic/pgtable-nop4d.h>
17a439fe51SSam Ravnborg #include <linux/compiler.h>
18a439fe51SSam Ravnborg #include <linux/const.h>
19a439fe51SSam Ravnborg #include <asm/types.h>
20a439fe51SSam Ravnborg #include <asm/spitfire.h>
21a439fe51SSam Ravnborg #include <asm/asi.h>
2274a04967SKhalid Aziz #include <asm/adi.h>
23a439fe51SSam Ravnborg #include <asm/page.h>
24a439fe51SSam Ravnborg #include <asm/processor.h>
25a439fe51SSam Ravnborg
26a439fe51SSam Ravnborg /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
27a439fe51SSam Ravnborg * The page copy blockops can use 0x6000000 to 0x8000000.
28b18eb2d7SDavid S. Miller * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
29b18eb2d7SDavid S. Miller * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
30a439fe51SSam Ravnborg * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
31a439fe51SSam Ravnborg * The vmalloc area spans 0x100000000 to 0x200000000.
32a439fe51SSam Ravnborg * Since modules need to be in the lowest 32-bits of the address space,
33a439fe51SSam Ravnborg * we place them right before the OBP area from 0x10000000 to 0xf0000000.
34a439fe51SSam Ravnborg * There is a single static kernel PMD which maps from 0x0 to address
35a439fe51SSam Ravnborg * 0x400000000.
36a439fe51SSam Ravnborg */
37a439fe51SSam Ravnborg #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
38b18eb2d7SDavid S. Miller #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
39b18eb2d7SDavid S. Miller #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
40a439fe51SSam Ravnborg #define MODULES_VADDR _AC(0x0000000010000000,UL)
41a439fe51SSam Ravnborg #define MODULES_LEN _AC(0x00000000e0000000,UL)
42a439fe51SSam Ravnborg #define MODULES_END _AC(0x00000000f0000000,UL)
43a439fe51SSam Ravnborg #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
44a439fe51SSam Ravnborg #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
45a439fe51SSam Ravnborg #define VMALLOC_START _AC(0x0000000100000000,UL)
46bb4e6e85SDavid S. Miller #define VMEMMAP_BASE VMALLOC_END
47a439fe51SSam Ravnborg
48a439fe51SSam Ravnborg /* PMD_SHIFT determines the size of the area a second-level page
49a439fe51SSam Ravnborg * table can map
50a439fe51SSam Ravnborg */
5137b3a8ffSDavid S. Miller #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
52a439fe51SSam Ravnborg #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
53a439fe51SSam Ravnborg #define PMD_MASK (~(PMD_SIZE-1))
542b77933cSDavid S. Miller #define PMD_BITS (PAGE_SHIFT - 3)
55a439fe51SSam Ravnborg
56ac55c768SDavid S. Miller /* PUD_SHIFT determines the size of the area a third-level page
57ac55c768SDavid S. Miller * table can map
58ac55c768SDavid S. Miller */
59ac55c768SDavid S. Miller #define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
60ac55c768SDavid S. Miller #define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
61ac55c768SDavid S. Miller #define PUD_MASK (~(PUD_SIZE-1))
62ac55c768SDavid S. Miller #define PUD_BITS (PAGE_SHIFT - 3)
63ac55c768SDavid S. Miller
64ac55c768SDavid S. Miller /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
65ac55c768SDavid S. Miller #define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
66a439fe51SSam Ravnborg #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
67a439fe51SSam Ravnborg #define PGDIR_MASK (~(PGDIR_SIZE-1))
682b77933cSDavid S. Miller #define PGDIR_BITS (PAGE_SHIFT - 3)
69a439fe51SSam Ravnborg
707c0fa0f2SDavid S. Miller #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
717c0fa0f2SDavid S. Miller #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
727c0fa0f2SDavid S. Miller #endif
737c0fa0f2SDavid S. Miller
74ac55c768SDavid S. Miller #if (PGDIR_SHIFT + PGDIR_BITS) != 53
7556a70b8cSDavid Miller #error Page table parameters do not cover virtual address space properly.
7656a70b8cSDavid Miller #endif
7756a70b8cSDavid Miller
789e695d2eSDavid Miller #if (PMD_SHIFT != HPAGE_SHIFT)
799e695d2eSDavid Miller #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
809e695d2eSDavid Miller #endif
819e695d2eSDavid Miller
82a439fe51SSam Ravnborg #ifndef __ASSEMBLY__
83a439fe51SSam Ravnborg
84bb4e6e85SDavid S. Miller extern unsigned long VMALLOC_END;
85bb4e6e85SDavid S. Miller
86bb4e6e85SDavid S. Miller #define vmemmap ((struct page *)VMEMMAP_BASE)
87bb4e6e85SDavid S. Miller
88a439fe51SSam Ravnborg #include <linux/sched.h>
89*1a10a44dSMatthew Wilcox (Oracle) #include <asm/tlbflush.h>
90a439fe51SSam Ravnborg
910dd5b7b0SDavid S. Miller bool kern_addr_valid(unsigned long addr);
9226cf4325SDavid S. Miller
93a439fe51SSam Ravnborg /* Entries per page directory level. */
9437b3a8ffSDavid S. Miller #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
95a439fe51SSam Ravnborg #define PTRS_PER_PMD (1UL << PMD_BITS)
96ac55c768SDavid S. Miller #define PTRS_PER_PUD (1UL << PUD_BITS)
97a439fe51SSam Ravnborg #define PTRS_PER_PGD (1UL << PGDIR_BITS)
98a439fe51SSam Ravnborg
99fe866433SDavid S. Miller #define pmd_ERROR(e) \
100fe866433SDavid S. Miller pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
101fe866433SDavid S. Miller __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
102ac55c768SDavid S. Miller #define pud_ERROR(e) \
103ac55c768SDavid S. Miller pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
104ac55c768SDavid S. Miller __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
105fe866433SDavid S. Miller #define pgd_ERROR(e) \
106fe866433SDavid S. Miller pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
107fe866433SDavid S. Miller __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
108a439fe51SSam Ravnborg
109a439fe51SSam Ravnborg #endif /* !(__ASSEMBLY__) */
110a439fe51SSam Ravnborg
111a439fe51SSam Ravnborg /* PTE bits which are the same in SUN4U and SUN4V format. */
112a439fe51SSam Ravnborg #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
113a439fe51SSam Ravnborg #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
114683d2fa6SDavid S. Miller #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
115a7b9403fSDavid S. Miller #define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
1160dd5b7b0SDavid S. Miller #define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
117683d2fa6SDavid S. Miller
118a439fe51SSam Ravnborg /* SUN4U pte bits... */
119a439fe51SSam Ravnborg #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
120a439fe51SSam Ravnborg #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
121a439fe51SSam Ravnborg #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
122a439fe51SSam Ravnborg #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
123a439fe51SSam Ravnborg #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
124a439fe51SSam Ravnborg #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
125a439fe51SSam Ravnborg #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
126683d2fa6SDavid S. Miller #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
127a7b9403fSDavid S. Miller #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
128a439fe51SSam Ravnborg #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
129a439fe51SSam Ravnborg #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
130a439fe51SSam Ravnborg #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
131a439fe51SSam Ravnborg #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
132a439fe51SSam Ravnborg #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
133a439fe51SSam Ravnborg #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
134a439fe51SSam Ravnborg #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
135a439fe51SSam Ravnborg #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
136a439fe51SSam Ravnborg #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
137a439fe51SSam Ravnborg #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
138a439fe51SSam Ravnborg #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
139a439fe51SSam Ravnborg #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
140a439fe51SSam Ravnborg #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
141a439fe51SSam Ravnborg #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
142a439fe51SSam Ravnborg #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
143a439fe51SSam Ravnborg #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
144a439fe51SSam Ravnborg #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
145a439fe51SSam Ravnborg #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
146a439fe51SSam Ravnborg #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
147a439fe51SSam Ravnborg #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
148a439fe51SSam Ravnborg
149a439fe51SSam Ravnborg /* SUN4V pte bits... */
150a439fe51SSam Ravnborg #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
151a439fe51SSam Ravnborg #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
152a439fe51SSam Ravnborg #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
153a439fe51SSam Ravnborg #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
154a439fe51SSam Ravnborg #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
155a439fe51SSam Ravnborg #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
156683d2fa6SDavid S. Miller #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
157a7b9403fSDavid S. Miller #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
158a439fe51SSam Ravnborg #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
159a439fe51SSam Ravnborg #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
160a439fe51SSam Ravnborg #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
161a439fe51SSam Ravnborg #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
162a439fe51SSam Ravnborg #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
16375037500SKhalid Aziz /* Bit 9 is used to enable MCD corruption detection instead on M7 */
16475037500SKhalid Aziz #define _PAGE_MCD_4V _AC(0x0000000000000200,UL) /* Memory Corruption */
165a439fe51SSam Ravnborg #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
166a439fe51SSam Ravnborg #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
167a439fe51SSam Ravnborg #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
168a439fe51SSam Ravnborg #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
169a439fe51SSam Ravnborg #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
170a439fe51SSam Ravnborg #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
171a439fe51SSam Ravnborg #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
172a439fe51SSam Ravnborg #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
173a439fe51SSam Ravnborg #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
174a439fe51SSam Ravnborg #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
175a439fe51SSam Ravnborg #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
176a439fe51SSam Ravnborg #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
177a439fe51SSam Ravnborg #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
178a439fe51SSam Ravnborg #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
179a439fe51SSam Ravnborg #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
180a439fe51SSam Ravnborg
181a439fe51SSam Ravnborg #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
182a439fe51SSam Ravnborg #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
183a439fe51SSam Ravnborg
18437b3a8ffSDavid S. Miller #if REAL_HPAGE_SHIFT != 22
18537b3a8ffSDavid S. Miller #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
18637b3a8ffSDavid S. Miller #endif
18737b3a8ffSDavid S. Miller
188a439fe51SSam Ravnborg #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
189a439fe51SSam Ravnborg #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
190a439fe51SSam Ravnborg
191adf8e329SDavid Hildenbrand /* We borrow bit 20 to store the exclusive marker in swap PTEs. */
192adf8e329SDavid Hildenbrand #define _PAGE_SWP_EXCLUSIVE _AC(0x0000000000100000, UL)
193adf8e329SDavid Hildenbrand
194a439fe51SSam Ravnborg #ifndef __ASSEMBLY__
195a439fe51SSam Ravnborg
196f05a6865SSam Ravnborg pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
197a439fe51SSam Ravnborg
198f05a6865SSam Ravnborg unsigned long pte_sz_bits(unsigned long size);
199a439fe51SSam Ravnborg
200a439fe51SSam Ravnborg extern pgprot_t PAGE_KERNEL;
201a439fe51SSam Ravnborg extern pgprot_t PAGE_KERNEL_LOCKED;
202a439fe51SSam Ravnborg extern pgprot_t PAGE_COPY;
203a439fe51SSam Ravnborg extern pgprot_t PAGE_SHARED;
204a439fe51SSam Ravnborg
20508f80073SAdam Buchbinder /* XXX This ugliness is for the atyfb driver's sparc mmap() support. XXX */
206a439fe51SSam Ravnborg extern unsigned long _PAGE_IE;
207a439fe51SSam Ravnborg extern unsigned long _PAGE_E;
208a439fe51SSam Ravnborg extern unsigned long _PAGE_CACHE;
209a439fe51SSam Ravnborg
210a439fe51SSam Ravnborg extern unsigned long pg_iobits;
211a439fe51SSam Ravnborg extern unsigned long _PAGE_ALL_SZ_BITS;
212a439fe51SSam Ravnborg
213a439fe51SSam Ravnborg extern struct page *mem_map_zero;
214a439fe51SSam Ravnborg #define ZERO_PAGE(vaddr) (mem_map_zero)
215a439fe51SSam Ravnborg
216a439fe51SSam Ravnborg /* PFNs are real physical page numbers. However, mem_map only begins to record
217a439fe51SSam Ravnborg * per-page information starting at pfn_base. This is to handle systems where
218a439fe51SSam Ravnborg * the first physical page in the machine is at some huge physical address,
219a439fe51SSam Ravnborg * such as 4GB. This is common on a partitioned E10000, for example.
220a439fe51SSam Ravnborg */
pfn_pte(unsigned long pfn,pgprot_t prot)221a439fe51SSam Ravnborg static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
222a439fe51SSam Ravnborg {
223a439fe51SSam Ravnborg unsigned long paddr = pfn << PAGE_SHIFT;
224a439fe51SSam Ravnborg
22515b9350aSDavid Miller BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
22615b9350aSDavid Miller return __pte(paddr | pgprot_val(prot));
227a439fe51SSam Ravnborg }
228a439fe51SSam Ravnborg #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
229a439fe51SSam Ravnborg
2309e695d2eSDavid Miller #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pfn_pmd(unsigned long page_nr,pgprot_t pgprot)231a7b9403fSDavid S. Miller static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
2329e695d2eSDavid Miller {
233a7b9403fSDavid S. Miller pte_t pte = pfn_pte(page_nr, pgprot);
234a7b9403fSDavid S. Miller
235a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
2369e695d2eSDavid Miller }
237a7b9403fSDavid S. Miller #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
2389e695d2eSDavid Miller #endif
2399e695d2eSDavid Miller
240a439fe51SSam Ravnborg /* This one can be done with two shifts. */
pte_pfn(pte_t pte)241a439fe51SSam Ravnborg static inline unsigned long pte_pfn(pte_t pte)
242a439fe51SSam Ravnborg {
243a439fe51SSam Ravnborg unsigned long ret;
244a439fe51SSam Ravnborg
245a439fe51SSam Ravnborg __asm__ __volatile__(
246a439fe51SSam Ravnborg "\n661: sllx %1, %2, %0\n"
247a439fe51SSam Ravnborg " srlx %0, %3, %0\n"
248a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
249a439fe51SSam Ravnborg " .word 661b\n"
250a439fe51SSam Ravnborg " sllx %1, %4, %0\n"
251a439fe51SSam Ravnborg " srlx %0, %5, %0\n"
252a439fe51SSam Ravnborg " .previous\n"
253a439fe51SSam Ravnborg : "=r" (ret)
254a439fe51SSam Ravnborg : "r" (pte_val(pte)),
255a439fe51SSam Ravnborg "i" (21), "i" (21 + PAGE_SHIFT),
256a439fe51SSam Ravnborg "i" (8), "i" (8 + PAGE_SHIFT));
257a439fe51SSam Ravnborg
258a439fe51SSam Ravnborg return ret;
259a439fe51SSam Ravnborg }
260a439fe51SSam Ravnborg #define pte_page(x) pfn_to_page(pte_pfn(x))
261a439fe51SSam Ravnborg
pte_modify(pte_t pte,pgprot_t prot)262a439fe51SSam Ravnborg static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
263a439fe51SSam Ravnborg {
264a439fe51SSam Ravnborg unsigned long mask, tmp;
265a439fe51SSam Ravnborg
266eaf85da8SDavid S. Miller /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
267eaf85da8SDavid S. Miller * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
268a439fe51SSam Ravnborg *
269a439fe51SSam Ravnborg * Even if we use negation tricks the result is still a 6
270a439fe51SSam Ravnborg * instruction sequence, so don't try to play fancy and just
271a439fe51SSam Ravnborg * do the most straightforward implementation.
272a439fe51SSam Ravnborg *
273a439fe51SSam Ravnborg * Note: We encode this into 3 sun4v 2-insn patch sequences.
274a439fe51SSam Ravnborg */
275a439fe51SSam Ravnborg
27615b9350aSDavid Miller BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
277a439fe51SSam Ravnborg __asm__ __volatile__(
278a439fe51SSam Ravnborg "\n661: sethi %%uhi(%2), %1\n"
279a439fe51SSam Ravnborg " sethi %%hi(%2), %0\n"
280a439fe51SSam Ravnborg "\n662: or %1, %%ulo(%2), %1\n"
281a439fe51SSam Ravnborg " or %0, %%lo(%2), %0\n"
282a439fe51SSam Ravnborg "\n663: sllx %1, 32, %1\n"
283a439fe51SSam Ravnborg " or %0, %1, %0\n"
284a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
285a439fe51SSam Ravnborg " .word 661b\n"
286a439fe51SSam Ravnborg " sethi %%uhi(%3), %1\n"
287a439fe51SSam Ravnborg " sethi %%hi(%3), %0\n"
288a439fe51SSam Ravnborg " .word 662b\n"
289a439fe51SSam Ravnborg " or %1, %%ulo(%3), %1\n"
290a439fe51SSam Ravnborg " or %0, %%lo(%3), %0\n"
291a439fe51SSam Ravnborg " .word 663b\n"
292a439fe51SSam Ravnborg " sllx %1, 32, %1\n"
293a439fe51SSam Ravnborg " or %0, %1, %0\n"
294a439fe51SSam Ravnborg " .previous\n"
295494e5b6fSKhalid Aziz " .section .sun_m7_2insn_patch, \"ax\"\n"
296494e5b6fSKhalid Aziz " .word 661b\n"
297494e5b6fSKhalid Aziz " sethi %%uhi(%4), %1\n"
298494e5b6fSKhalid Aziz " sethi %%hi(%4), %0\n"
299494e5b6fSKhalid Aziz " .word 662b\n"
300494e5b6fSKhalid Aziz " or %1, %%ulo(%4), %1\n"
301494e5b6fSKhalid Aziz " or %0, %%lo(%4), %0\n"
302494e5b6fSKhalid Aziz " .word 663b\n"
303494e5b6fSKhalid Aziz " sllx %1, 32, %1\n"
304494e5b6fSKhalid Aziz " or %0, %1, %0\n"
305494e5b6fSKhalid Aziz " .previous\n"
306a439fe51SSam Ravnborg : "=r" (mask), "=r" (tmp)
307a439fe51SSam Ravnborg : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
308eaf85da8SDavid S. Miller _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
309a7b9403fSDavid S. Miller _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
310a439fe51SSam Ravnborg "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
311eaf85da8SDavid S. Miller _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
312494e5b6fSKhalid Aziz _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
313494e5b6fSKhalid Aziz "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
314494e5b6fSKhalid Aziz _PAGE_CP_4V | _PAGE_E_4V |
315a7b9403fSDavid S. Miller _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
316a439fe51SSam Ravnborg
317a439fe51SSam Ravnborg return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
318a439fe51SSam Ravnborg }
319a439fe51SSam Ravnborg
320a7b9403fSDavid S. Miller #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_modify(pmd_t pmd,pgprot_t newprot)321a7b9403fSDavid S. Miller static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
322a7b9403fSDavid S. Miller {
323a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
324a7b9403fSDavid S. Miller
325a7b9403fSDavid S. Miller pte = pte_modify(pte, newprot);
326a7b9403fSDavid S. Miller
327a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
328a7b9403fSDavid S. Miller }
329a7b9403fSDavid S. Miller #endif
330a7b9403fSDavid S. Miller
pgprot_noncached(pgprot_t prot)331a439fe51SSam Ravnborg static inline pgprot_t pgprot_noncached(pgprot_t prot)
332a439fe51SSam Ravnborg {
333a439fe51SSam Ravnborg unsigned long val = pgprot_val(prot);
334a439fe51SSam Ravnborg
335a439fe51SSam Ravnborg __asm__ __volatile__(
336a439fe51SSam Ravnborg "\n661: andn %0, %2, %0\n"
337a439fe51SSam Ravnborg " or %0, %3, %0\n"
338a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
339a439fe51SSam Ravnborg " .word 661b\n"
340a439fe51SSam Ravnborg " andn %0, %4, %0\n"
341a439fe51SSam Ravnborg " or %0, %5, %0\n"
342a439fe51SSam Ravnborg " .previous\n"
343494e5b6fSKhalid Aziz " .section .sun_m7_2insn_patch, \"ax\"\n"
344494e5b6fSKhalid Aziz " .word 661b\n"
345494e5b6fSKhalid Aziz " andn %0, %6, %0\n"
346494e5b6fSKhalid Aziz " or %0, %5, %0\n"
347494e5b6fSKhalid Aziz " .previous\n"
348a439fe51SSam Ravnborg : "=r" (val)
349a439fe51SSam Ravnborg : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
350494e5b6fSKhalid Aziz "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
351494e5b6fSKhalid Aziz "i" (_PAGE_CP_4V));
352a439fe51SSam Ravnborg
353a439fe51SSam Ravnborg return __pgprot(val);
354a439fe51SSam Ravnborg }
355a439fe51SSam Ravnborg /* Various pieces of code check for platform support by ifdef testing
356a439fe51SSam Ravnborg * on "pgprot_noncached". That's broken and should be fixed, but for
357a439fe51SSam Ravnborg * now...
358a439fe51SSam Ravnborg */
359a439fe51SSam Ravnborg #define pgprot_noncached pgprot_noncached
360a439fe51SSam Ravnborg
pte_dirty(pte_t pte)361fa2e71a6SDavid Hildenbrand static inline unsigned long pte_dirty(pte_t pte)
362fa2e71a6SDavid Hildenbrand {
363fa2e71a6SDavid Hildenbrand unsigned long mask;
364fa2e71a6SDavid Hildenbrand
365fa2e71a6SDavid Hildenbrand __asm__ __volatile__(
366fa2e71a6SDavid Hildenbrand "\n661: mov %1, %0\n"
367fa2e71a6SDavid Hildenbrand " nop\n"
368fa2e71a6SDavid Hildenbrand " .section .sun4v_2insn_patch, \"ax\"\n"
369fa2e71a6SDavid Hildenbrand " .word 661b\n"
370fa2e71a6SDavid Hildenbrand " sethi %%uhi(%2), %0\n"
371fa2e71a6SDavid Hildenbrand " sllx %0, 32, %0\n"
372fa2e71a6SDavid Hildenbrand " .previous\n"
373fa2e71a6SDavid Hildenbrand : "=r" (mask)
374fa2e71a6SDavid Hildenbrand : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
375fa2e71a6SDavid Hildenbrand
376fa2e71a6SDavid Hildenbrand return (pte_val(pte) & mask);
377fa2e71a6SDavid Hildenbrand }
378fa2e71a6SDavid Hildenbrand
pte_write(pte_t pte)379fa2e71a6SDavid Hildenbrand static inline unsigned long pte_write(pte_t pte)
380fa2e71a6SDavid Hildenbrand {
381fa2e71a6SDavid Hildenbrand unsigned long mask;
382fa2e71a6SDavid Hildenbrand
383fa2e71a6SDavid Hildenbrand __asm__ __volatile__(
384fa2e71a6SDavid Hildenbrand "\n661: mov %1, %0\n"
385fa2e71a6SDavid Hildenbrand " nop\n"
386fa2e71a6SDavid Hildenbrand " .section .sun4v_2insn_patch, \"ax\"\n"
387fa2e71a6SDavid Hildenbrand " .word 661b\n"
388fa2e71a6SDavid Hildenbrand " sethi %%uhi(%2), %0\n"
389fa2e71a6SDavid Hildenbrand " sllx %0, 32, %0\n"
390fa2e71a6SDavid Hildenbrand " .previous\n"
391fa2e71a6SDavid Hildenbrand : "=r" (mask)
392fa2e71a6SDavid Hildenbrand : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
393fa2e71a6SDavid Hildenbrand
394fa2e71a6SDavid Hildenbrand return (pte_val(pte) & mask);
395fa2e71a6SDavid Hildenbrand }
396fa2e71a6SDavid Hildenbrand
397a7b9403fSDavid S. Miller #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
39879c1c594SChristophe Leroy pte_t arch_make_huge_pte(pte_t entry, unsigned int shift, vm_flags_t flags);
399c7d9f77dSNitin Gupta #define arch_make_huge_pte arch_make_huge_pte
__pte_default_huge_mask(void)400c7d9f77dSNitin Gupta static inline unsigned long __pte_default_huge_mask(void)
401a439fe51SSam Ravnborg {
402a439fe51SSam Ravnborg unsigned long mask;
403a439fe51SSam Ravnborg
404a439fe51SSam Ravnborg __asm__ __volatile__(
405a439fe51SSam Ravnborg "\n661: sethi %%uhi(%1), %0\n"
406a439fe51SSam Ravnborg " sllx %0, 32, %0\n"
407a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
408a439fe51SSam Ravnborg " .word 661b\n"
409a439fe51SSam Ravnborg " mov %2, %0\n"
410a439fe51SSam Ravnborg " nop\n"
411a439fe51SSam Ravnborg " .previous\n"
412a439fe51SSam Ravnborg : "=r" (mask)
413a439fe51SSam Ravnborg : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
414a439fe51SSam Ravnborg
41524e49ee3SNitin Gupta return mask;
416a439fe51SSam Ravnborg }
41724e49ee3SNitin Gupta
pte_mkhuge(pte_t pte)41824e49ee3SNitin Gupta static inline pte_t pte_mkhuge(pte_t pte)
41924e49ee3SNitin Gupta {
420c7d9f77dSNitin Gupta return __pte(pte_val(pte) | __pte_default_huge_mask());
42124e49ee3SNitin Gupta }
42224e49ee3SNitin Gupta
is_default_hugetlb_pte(pte_t pte)423c7d9f77dSNitin Gupta static inline bool is_default_hugetlb_pte(pte_t pte)
42424e49ee3SNitin Gupta {
425c7d9f77dSNitin Gupta unsigned long mask = __pte_default_huge_mask();
426c7d9f77dSNitin Gupta
427c7d9f77dSNitin Gupta return (pte_val(pte) & mask) == mask;
42824e49ee3SNitin Gupta }
42924e49ee3SNitin Gupta
is_hugetlb_pmd(pmd_t pmd)4307bc3777cSNitin Gupta static inline bool is_hugetlb_pmd(pmd_t pmd)
4317bc3777cSNitin Gupta {
4327bc3777cSNitin Gupta return !!(pmd_val(pmd) & _PAGE_PMD_HUGE);
4337bc3777cSNitin Gupta }
4347bc3777cSNitin Gupta
is_hugetlb_pud(pud_t pud)435df7b2155SNitin Gupta static inline bool is_hugetlb_pud(pud_t pud)
436df7b2155SNitin Gupta {
437df7b2155SNitin Gupta return !!(pud_val(pud) & _PAGE_PUD_HUGE);
438df7b2155SNitin Gupta }
439df7b2155SNitin Gupta
440a7b9403fSDavid S. Miller #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_mkhuge(pmd_t pmd)441a7b9403fSDavid S. Miller static inline pmd_t pmd_mkhuge(pmd_t pmd)
442a7b9403fSDavid S. Miller {
443a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
444a7b9403fSDavid S. Miller
445a7b9403fSDavid S. Miller pte = pte_mkhuge(pte);
446a7b9403fSDavid S. Miller pte_val(pte) |= _PAGE_PMD_HUGE;
447a7b9403fSDavid S. Miller
448a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
449a7b9403fSDavid S. Miller }
450a7b9403fSDavid S. Miller #endif
45124e49ee3SNitin Gupta #else
is_hugetlb_pte(pte_t pte)45224e49ee3SNitin Gupta static inline bool is_hugetlb_pte(pte_t pte)
45324e49ee3SNitin Gupta {
45424e49ee3SNitin Gupta return false;
45524e49ee3SNitin Gupta }
456a439fe51SSam Ravnborg #endif
457a439fe51SSam Ravnborg
__pte_mkhwwrite(pte_t pte)458fa2e71a6SDavid Hildenbrand static inline pte_t __pte_mkhwwrite(pte_t pte)
459fa2e71a6SDavid Hildenbrand {
460fa2e71a6SDavid Hildenbrand unsigned long val = pte_val(pte);
461fa2e71a6SDavid Hildenbrand
462fa2e71a6SDavid Hildenbrand /*
463fa2e71a6SDavid Hildenbrand * Note: we only want to set the HW writable bit if the SW writable bit
464fa2e71a6SDavid Hildenbrand * and the SW dirty bit are set.
465fa2e71a6SDavid Hildenbrand */
466fa2e71a6SDavid Hildenbrand __asm__ __volatile__(
467fa2e71a6SDavid Hildenbrand "\n661: or %0, %2, %0\n"
468fa2e71a6SDavid Hildenbrand " .section .sun4v_1insn_patch, \"ax\"\n"
469fa2e71a6SDavid Hildenbrand " .word 661b\n"
470fa2e71a6SDavid Hildenbrand " or %0, %3, %0\n"
471fa2e71a6SDavid Hildenbrand " .previous\n"
472fa2e71a6SDavid Hildenbrand : "=r" (val)
473fa2e71a6SDavid Hildenbrand : "0" (val), "i" (_PAGE_W_4U), "i" (_PAGE_W_4V));
474fa2e71a6SDavid Hildenbrand
475fa2e71a6SDavid Hildenbrand return __pte(val);
476fa2e71a6SDavid Hildenbrand }
477fa2e71a6SDavid Hildenbrand
pte_mkdirty(pte_t pte)478a439fe51SSam Ravnborg static inline pte_t pte_mkdirty(pte_t pte)
479a439fe51SSam Ravnborg {
480fa2e71a6SDavid Hildenbrand unsigned long val = pte_val(pte), mask;
481a439fe51SSam Ravnborg
482a439fe51SSam Ravnborg __asm__ __volatile__(
483fa2e71a6SDavid Hildenbrand "\n661: mov %1, %0\n"
484a439fe51SSam Ravnborg " nop\n"
485a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
486a439fe51SSam Ravnborg " .word 661b\n"
487fa2e71a6SDavid Hildenbrand " sethi %%uhi(%2), %0\n"
488fa2e71a6SDavid Hildenbrand " sllx %0, 32, %0\n"
489a439fe51SSam Ravnborg " .previous\n"
490fa2e71a6SDavid Hildenbrand : "=r" (mask)
491fa2e71a6SDavid Hildenbrand : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
492a439fe51SSam Ravnborg
493fa2e71a6SDavid Hildenbrand pte = __pte(val | mask);
494fa2e71a6SDavid Hildenbrand return pte_write(pte) ? __pte_mkhwwrite(pte) : pte;
495a439fe51SSam Ravnborg }
496a439fe51SSam Ravnborg
pte_mkclean(pte_t pte)497a439fe51SSam Ravnborg static inline pte_t pte_mkclean(pte_t pte)
498a439fe51SSam Ravnborg {
499a439fe51SSam Ravnborg unsigned long val = pte_val(pte), tmp;
500a439fe51SSam Ravnborg
501a439fe51SSam Ravnborg __asm__ __volatile__(
502a439fe51SSam Ravnborg "\n661: andn %0, %3, %0\n"
503a439fe51SSam Ravnborg " nop\n"
504a439fe51SSam Ravnborg "\n662: nop\n"
505a439fe51SSam Ravnborg " nop\n"
506a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
507a439fe51SSam Ravnborg " .word 661b\n"
508a439fe51SSam Ravnborg " sethi %%uhi(%4), %1\n"
509a439fe51SSam Ravnborg " sllx %1, 32, %1\n"
510a439fe51SSam Ravnborg " .word 662b\n"
511a439fe51SSam Ravnborg " or %1, %%lo(%4), %1\n"
512a439fe51SSam Ravnborg " andn %0, %1, %0\n"
513a439fe51SSam Ravnborg " .previous\n"
514a439fe51SSam Ravnborg : "=r" (val), "=r" (tmp)
515a439fe51SSam Ravnborg : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
516a439fe51SSam Ravnborg "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
517a439fe51SSam Ravnborg
518a439fe51SSam Ravnborg return __pte(val);
519a439fe51SSam Ravnborg }
520a439fe51SSam Ravnborg
pte_mkwrite_novma(pte_t pte)5212f0584f3SRick Edgecombe static inline pte_t pte_mkwrite_novma(pte_t pte)
522a439fe51SSam Ravnborg {
523a439fe51SSam Ravnborg unsigned long val = pte_val(pte), mask;
524a439fe51SSam Ravnborg
525a439fe51SSam Ravnborg __asm__ __volatile__(
526a439fe51SSam Ravnborg "\n661: mov %1, %0\n"
527a439fe51SSam Ravnborg " nop\n"
528a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
529a439fe51SSam Ravnborg " .word 661b\n"
530a439fe51SSam Ravnborg " sethi %%uhi(%2), %0\n"
531a439fe51SSam Ravnborg " sllx %0, 32, %0\n"
532a439fe51SSam Ravnborg " .previous\n"
533a439fe51SSam Ravnborg : "=r" (mask)
534a439fe51SSam Ravnborg : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
535a439fe51SSam Ravnborg
536fa2e71a6SDavid Hildenbrand pte = __pte(val | mask);
537fa2e71a6SDavid Hildenbrand return pte_dirty(pte) ? __pte_mkhwwrite(pte) : pte;
538a439fe51SSam Ravnborg }
539a439fe51SSam Ravnborg
pte_wrprotect(pte_t pte)540a439fe51SSam Ravnborg static inline pte_t pte_wrprotect(pte_t pte)
541a439fe51SSam Ravnborg {
542a439fe51SSam Ravnborg unsigned long val = pte_val(pte), tmp;
543a439fe51SSam Ravnborg
544a439fe51SSam Ravnborg __asm__ __volatile__(
545a439fe51SSam Ravnborg "\n661: andn %0, %3, %0\n"
546a439fe51SSam Ravnborg " nop\n"
547a439fe51SSam Ravnborg "\n662: nop\n"
548a439fe51SSam Ravnborg " nop\n"
549a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
550a439fe51SSam Ravnborg " .word 661b\n"
551a439fe51SSam Ravnborg " sethi %%uhi(%4), %1\n"
552a439fe51SSam Ravnborg " sllx %1, 32, %1\n"
553a439fe51SSam Ravnborg " .word 662b\n"
554a439fe51SSam Ravnborg " or %1, %%lo(%4), %1\n"
555a439fe51SSam Ravnborg " andn %0, %1, %0\n"
556a439fe51SSam Ravnborg " .previous\n"
557a439fe51SSam Ravnborg : "=r" (val), "=r" (tmp)
558a439fe51SSam Ravnborg : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
559a439fe51SSam Ravnborg "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
560a439fe51SSam Ravnborg
561a439fe51SSam Ravnborg return __pte(val);
562a439fe51SSam Ravnborg }
563a439fe51SSam Ravnborg
pte_mkold(pte_t pte)564a439fe51SSam Ravnborg static inline pte_t pte_mkold(pte_t pte)
565a439fe51SSam Ravnborg {
566a439fe51SSam Ravnborg unsigned long mask;
567a439fe51SSam Ravnborg
568a439fe51SSam Ravnborg __asm__ __volatile__(
569a439fe51SSam Ravnborg "\n661: mov %1, %0\n"
570a439fe51SSam Ravnborg " nop\n"
571a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
572a439fe51SSam Ravnborg " .word 661b\n"
573a439fe51SSam Ravnborg " sethi %%uhi(%2), %0\n"
574a439fe51SSam Ravnborg " sllx %0, 32, %0\n"
575a439fe51SSam Ravnborg " .previous\n"
576a439fe51SSam Ravnborg : "=r" (mask)
577a439fe51SSam Ravnborg : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
578a439fe51SSam Ravnborg
579a439fe51SSam Ravnborg mask |= _PAGE_R;
580a439fe51SSam Ravnborg
581a439fe51SSam Ravnborg return __pte(pte_val(pte) & ~mask);
582a439fe51SSam Ravnborg }
583a439fe51SSam Ravnborg
pte_mkyoung(pte_t pte)584a439fe51SSam Ravnborg static inline pte_t pte_mkyoung(pte_t pte)
585a439fe51SSam Ravnborg {
586a439fe51SSam Ravnborg unsigned long mask;
587a439fe51SSam Ravnborg
588a439fe51SSam Ravnborg __asm__ __volatile__(
589a439fe51SSam Ravnborg "\n661: mov %1, %0\n"
590a439fe51SSam Ravnborg " nop\n"
591a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
592a439fe51SSam Ravnborg " .word 661b\n"
593a439fe51SSam Ravnborg " sethi %%uhi(%2), %0\n"
594a439fe51SSam Ravnborg " sllx %0, 32, %0\n"
595a439fe51SSam Ravnborg " .previous\n"
596a439fe51SSam Ravnborg : "=r" (mask)
597a439fe51SSam Ravnborg : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
598a439fe51SSam Ravnborg
599a439fe51SSam Ravnborg mask |= _PAGE_R;
600a439fe51SSam Ravnborg
601a439fe51SSam Ravnborg return __pte(pte_val(pte) | mask);
602a439fe51SSam Ravnborg }
603a439fe51SSam Ravnborg
pte_mkspecial(pte_t pte)604a439fe51SSam Ravnborg static inline pte_t pte_mkspecial(pte_t pte)
605a439fe51SSam Ravnborg {
606683d2fa6SDavid S. Miller pte_val(pte) |= _PAGE_SPECIAL;
607a439fe51SSam Ravnborg return pte;
608a439fe51SSam Ravnborg }
609a439fe51SSam Ravnborg
pte_mkmcd(pte_t pte)61074a04967SKhalid Aziz static inline pte_t pte_mkmcd(pte_t pte)
61174a04967SKhalid Aziz {
61274a04967SKhalid Aziz pte_val(pte) |= _PAGE_MCD_4V;
61374a04967SKhalid Aziz return pte;
61474a04967SKhalid Aziz }
61574a04967SKhalid Aziz
pte_mknotmcd(pte_t pte)61674a04967SKhalid Aziz static inline pte_t pte_mknotmcd(pte_t pte)
61774a04967SKhalid Aziz {
61874a04967SKhalid Aziz pte_val(pte) &= ~_PAGE_MCD_4V;
61974a04967SKhalid Aziz return pte;
62074a04967SKhalid Aziz }
62174a04967SKhalid Aziz
pte_young(pte_t pte)622a439fe51SSam Ravnborg static inline unsigned long pte_young(pte_t pte)
623a439fe51SSam Ravnborg {
624a439fe51SSam Ravnborg unsigned long mask;
625a439fe51SSam Ravnborg
626a439fe51SSam Ravnborg __asm__ __volatile__(
627a439fe51SSam Ravnborg "\n661: mov %1, %0\n"
628a439fe51SSam Ravnborg " nop\n"
629a439fe51SSam Ravnborg " .section .sun4v_2insn_patch, \"ax\"\n"
630a439fe51SSam Ravnborg " .word 661b\n"
631a439fe51SSam Ravnborg " sethi %%uhi(%2), %0\n"
632a439fe51SSam Ravnborg " sllx %0, 32, %0\n"
633a439fe51SSam Ravnborg " .previous\n"
634a439fe51SSam Ravnborg : "=r" (mask)
635a439fe51SSam Ravnborg : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
636a439fe51SSam Ravnborg
637a439fe51SSam Ravnborg return (pte_val(pte) & mask);
638a439fe51SSam Ravnborg }
639a439fe51SSam Ravnborg
pte_exec(pte_t pte)640a439fe51SSam Ravnborg static inline unsigned long pte_exec(pte_t pte)
641a439fe51SSam Ravnborg {
642a439fe51SSam Ravnborg unsigned long mask;
643a439fe51SSam Ravnborg
644a439fe51SSam Ravnborg __asm__ __volatile__(
645a439fe51SSam Ravnborg "\n661: sethi %%hi(%1), %0\n"
646a439fe51SSam Ravnborg " .section .sun4v_1insn_patch, \"ax\"\n"
647a439fe51SSam Ravnborg " .word 661b\n"
648a439fe51SSam Ravnborg " mov %2, %0\n"
649a439fe51SSam Ravnborg " .previous\n"
650a439fe51SSam Ravnborg : "=r" (mask)
651a439fe51SSam Ravnborg : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
652a439fe51SSam Ravnborg
653a439fe51SSam Ravnborg return (pte_val(pte) & mask);
654a439fe51SSam Ravnborg }
655a439fe51SSam Ravnborg
pte_present(pte_t pte)656a439fe51SSam Ravnborg static inline unsigned long pte_present(pte_t pte)
657a439fe51SSam Ravnborg {
658a439fe51SSam Ravnborg unsigned long val = pte_val(pte);
659a439fe51SSam Ravnborg
660a439fe51SSam Ravnborg __asm__ __volatile__(
661a439fe51SSam Ravnborg "\n661: and %0, %2, %0\n"
662a439fe51SSam Ravnborg " .section .sun4v_1insn_patch, \"ax\"\n"
663a439fe51SSam Ravnborg " .word 661b\n"
664a439fe51SSam Ravnborg " and %0, %3, %0\n"
665a439fe51SSam Ravnborg " .previous\n"
666a439fe51SSam Ravnborg : "=r" (val)
667a439fe51SSam Ravnborg : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
668a439fe51SSam Ravnborg
669a439fe51SSam Ravnborg return val;
670a439fe51SSam Ravnborg }
671a439fe51SSam Ravnborg
6724a9d1946SDavid S. Miller #define pte_accessible pte_accessible
pte_accessible(struct mm_struct * mm,pte_t a)67320841405SRik van Riel static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
6744a9d1946SDavid S. Miller {
6754a9d1946SDavid S. Miller return pte_val(a) & _PAGE_VALID;
6764a9d1946SDavid S. Miller }
6774a9d1946SDavid S. Miller
pte_special(pte_t pte)678683d2fa6SDavid S. Miller static inline unsigned long pte_special(pte_t pte)
679a439fe51SSam Ravnborg {
680683d2fa6SDavid S. Miller return pte_val(pte) & _PAGE_SPECIAL;
681a439fe51SSam Ravnborg }
682a439fe51SSam Ravnborg
68380942493SSteven Price #define pmd_leaf pmd_large
pmd_large(pmd_t pmd)684a7b9403fSDavid S. Miller static inline unsigned long pmd_large(pmd_t pmd)
68589a77915SDavid S. Miller {
686a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
687a7b9403fSDavid S. Miller
68804df419dSDavid S. Miller return pte_val(pte) & _PAGE_PMD_HUGE;
68989a77915SDavid S. Miller }
69089a77915SDavid S. Miller
pmd_pfn(pmd_t pmd)6910dd5b7b0SDavid S. Miller static inline unsigned long pmd_pfn(pmd_t pmd)
6920dd5b7b0SDavid S. Miller {
6930dd5b7b0SDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
6940dd5b7b0SDavid S. Miller
6950dd5b7b0SDavid S. Miller return pte_pfn(pte);
6960dd5b7b0SDavid S. Miller }
6970dd5b7b0SDavid S. Miller
698e4e40e02SDan Williams #define pmd_write pmd_write
pmd_write(pmd_t pmd)6999ae34dbdSTom Hromatka static inline unsigned long pmd_write(pmd_t pmd)
7009ae34dbdSTom Hromatka {
7019ae34dbdSTom Hromatka pte_t pte = __pte(pmd_val(pmd));
7029ae34dbdSTom Hromatka
7039ae34dbdSTom Hromatka return pte_write(pte);
7049ae34dbdSTom Hromatka }
7059ae34dbdSTom Hromatka
70644382b01SNitin Gupta #define pud_write(pud) pte_write(__pte(pud_val(pud)))
70744382b01SNitin Gupta
7089e695d2eSDavid Miller #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_dirty(pmd_t pmd)709c164e038SKirill A. Shutemov static inline unsigned long pmd_dirty(pmd_t pmd)
710c164e038SKirill A. Shutemov {
711c164e038SKirill A. Shutemov pte_t pte = __pte(pmd_val(pmd));
712c164e038SKirill A. Shutemov
713c164e038SKirill A. Shutemov return pte_dirty(pte);
714c164e038SKirill A. Shutemov }
715c164e038SKirill A. Shutemov
7166617da8fSJuergen Gross #define pmd_young pmd_young
pmd_young(pmd_t pmd)717a7b9403fSDavid S. Miller static inline unsigned long pmd_young(pmd_t pmd)
7189e695d2eSDavid Miller {
719a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
720a7b9403fSDavid S. Miller
721a7b9403fSDavid S. Miller return pte_young(pte);
7229e695d2eSDavid Miller }
7239e695d2eSDavid Miller
pmd_trans_huge(pmd_t pmd)724a7b9403fSDavid S. Miller static inline unsigned long pmd_trans_huge(pmd_t pmd)
7259e695d2eSDavid Miller {
726a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
727a7b9403fSDavid S. Miller
728a7b9403fSDavid S. Miller return pte_val(pte) & _PAGE_PMD_HUGE;
7299e695d2eSDavid Miller }
7309e695d2eSDavid Miller
pmd_mkold(pmd_t pmd)7319e695d2eSDavid Miller static inline pmd_t pmd_mkold(pmd_t pmd)
7329e695d2eSDavid Miller {
733a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
734a7b9403fSDavid S. Miller
735a7b9403fSDavid S. Miller pte = pte_mkold(pte);
736a7b9403fSDavid S. Miller
737a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
7389e695d2eSDavid Miller }
7399e695d2eSDavid Miller
pmd_wrprotect(pmd_t pmd)7409e695d2eSDavid Miller static inline pmd_t pmd_wrprotect(pmd_t pmd)
7419e695d2eSDavid Miller {
742a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
743a7b9403fSDavid S. Miller
744a7b9403fSDavid S. Miller pte = pte_wrprotect(pte);
745a7b9403fSDavid S. Miller
746a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
7479e695d2eSDavid Miller }
7489e695d2eSDavid Miller
pmd_mkdirty(pmd_t pmd)7499e695d2eSDavid Miller static inline pmd_t pmd_mkdirty(pmd_t pmd)
7509e695d2eSDavid Miller {
751a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
752a7b9403fSDavid S. Miller
753a7b9403fSDavid S. Miller pte = pte_mkdirty(pte);
754a7b9403fSDavid S. Miller
755a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
7569e695d2eSDavid Miller }
7579e695d2eSDavid Miller
pmd_mkclean(pmd_t pmd)75879cedb8fSMinchan Kim static inline pmd_t pmd_mkclean(pmd_t pmd)
75979cedb8fSMinchan Kim {
76079cedb8fSMinchan Kim pte_t pte = __pte(pmd_val(pmd));
76179cedb8fSMinchan Kim
76279cedb8fSMinchan Kim pte = pte_mkclean(pte);
76379cedb8fSMinchan Kim
76479cedb8fSMinchan Kim return __pmd(pte_val(pte));
76579cedb8fSMinchan Kim }
76679cedb8fSMinchan Kim
pmd_mkyoung(pmd_t pmd)7679e695d2eSDavid Miller static inline pmd_t pmd_mkyoung(pmd_t pmd)
7689e695d2eSDavid Miller {
769a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
770a7b9403fSDavid S. Miller
771a7b9403fSDavid S. Miller pte = pte_mkyoung(pte);
772a7b9403fSDavid S. Miller
773a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
7749e695d2eSDavid Miller }
7759e695d2eSDavid Miller
pmd_mkwrite_novma(pmd_t pmd)7762f0584f3SRick Edgecombe static inline pmd_t pmd_mkwrite_novma(pmd_t pmd)
7779e695d2eSDavid Miller {
778a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
779a7b9403fSDavid S. Miller
7802f0584f3SRick Edgecombe pte = pte_mkwrite_novma(pte);
781a7b9403fSDavid S. Miller
782a7b9403fSDavid S. Miller return __pmd(pte_val(pte));
7839e695d2eSDavid Miller }
7849e695d2eSDavid Miller
pmd_pgprot(pmd_t entry)785a7b9403fSDavid S. Miller static inline pgprot_t pmd_pgprot(pmd_t entry)
786a7b9403fSDavid S. Miller {
787a7b9403fSDavid S. Miller unsigned long val = pmd_val(entry);
788a7b9403fSDavid S. Miller
789a7b9403fSDavid S. Miller return __pgprot(val);
790a7b9403fSDavid S. Miller }
7919e695d2eSDavid Miller #endif
7929e695d2eSDavid Miller
pmd_present(pmd_t pmd)7939e695d2eSDavid Miller static inline int pmd_present(pmd_t pmd)
7949e695d2eSDavid Miller {
7952b77933cSDavid S. Miller return pmd_val(pmd) != 0UL;
7969e695d2eSDavid Miller }
7979e695d2eSDavid Miller
7989e695d2eSDavid Miller #define pmd_none(pmd) (!pmd_val(pmd))
7999e695d2eSDavid Miller
80026cf4325SDavid S. Miller /* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
80126cf4325SDavid S. Miller * very simple, it's just the physical address. PTE tables are of
80226cf4325SDavid S. Miller * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
80326cf4325SDavid S. Miller * the top bits outside of the range of any physical address size we
80426cf4325SDavid S. Miller * support are clear as well. We also validate the physical itself.
80526cf4325SDavid S. Miller */
8060dd5b7b0SDavid S. Miller #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
80726cf4325SDavid S. Miller
80826cf4325SDavid S. Miller #define pud_none(pud) (!pud_val(pud))
80926cf4325SDavid S. Miller
8100dd5b7b0SDavid S. Miller #define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
81126cf4325SDavid S. Miller
8125637bc50SMike Rapoport #define p4d_none(p4d) (!p4d_val(p4d))
813ac55c768SDavid S. Miller
8145637bc50SMike Rapoport #define p4d_bad(p4d) (p4d_val(p4d) & ~PAGE_MASK)
815ac55c768SDavid S. Miller
8169e695d2eSDavid Miller #ifdef CONFIG_TRANSPARENT_HUGEPAGE
817f05a6865SSam Ravnborg void set_pmd_at(struct mm_struct *mm, unsigned long addr,
8189e695d2eSDavid Miller pmd_t *pmdp, pmd_t pmd);
8199e695d2eSDavid Miller #else
set_pmd_at(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp,pmd_t pmd)8209e695d2eSDavid Miller static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
8219e695d2eSDavid Miller pmd_t *pmdp, pmd_t pmd)
8229e695d2eSDavid Miller {
8239e695d2eSDavid Miller *pmdp = pmd;
8249e695d2eSDavid Miller }
8259e695d2eSDavid Miller #endif
8269e695d2eSDavid Miller
pmd_set(struct mm_struct * mm,pmd_t * pmdp,pte_t * ptep)8279e695d2eSDavid Miller static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
8289e695d2eSDavid Miller {
829a7b9403fSDavid S. Miller unsigned long val = __pa((unsigned long) (ptep));
8309e695d2eSDavid Miller
8319e695d2eSDavid Miller pmd_val(*pmdp) = val;
8329e695d2eSDavid Miller }
8339e695d2eSDavid Miller
834a439fe51SSam Ravnborg #define pud_set(pudp, pmdp) \
835a7b9403fSDavid S. Miller (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
pmd_page_vaddr(pmd_t pmd)836974b9b2cSMike Rapoport static inline unsigned long pmd_page_vaddr(pmd_t pmd)
8379e695d2eSDavid Miller {
838a7b9403fSDavid S. Miller pte_t pte = __pte(pmd_val(pmd));
839a7b9403fSDavid S. Miller unsigned long pfn;
840a7b9403fSDavid S. Miller
841a7b9403fSDavid S. Miller pfn = pte_pfn(pte);
842a7b9403fSDavid S. Miller
843a7b9403fSDavid S. Miller return ((unsigned long) __va(pfn << PAGE_SHIFT));
8449e695d2eSDavid Miller }
84544382b01SNitin Gupta
pud_pgtable(pud_t pud)8469cf6fa24SAneesh Kumar K.V static inline pmd_t *pud_pgtable(pud_t pud)
84744382b01SNitin Gupta {
84844382b01SNitin Gupta pte_t pte = __pte(pud_val(pud));
84944382b01SNitin Gupta unsigned long pfn;
85044382b01SNitin Gupta
85144382b01SNitin Gupta pfn = pte_pfn(pte);
85244382b01SNitin Gupta
8539cf6fa24SAneesh Kumar K.V return ((pmd_t *) __va(pfn << PAGE_SHIFT));
85444382b01SNitin Gupta }
85544382b01SNitin Gupta
856974b9b2cSMike Rapoport #define pmd_page(pmd) virt_to_page((void *)pmd_page_vaddr(pmd))
8579cf6fa24SAneesh Kumar K.V #define pud_page(pud) virt_to_page((void *)pud_pgtable(pud))
8582b77933cSDavid S. Miller #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
859a439fe51SSam Ravnborg #define pud_present(pud) (pud_val(pud) != 0U)
8602b77933cSDavid S. Miller #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
861dc4875f0SAneesh Kumar K.V #define p4d_pgtable(p4d) \
862dc4875f0SAneesh Kumar K.V ((pud_t *) __va(p4d_val(p4d)))
8635637bc50SMike Rapoport #define p4d_present(p4d) (p4d_val(p4d) != 0U)
8645637bc50SMike Rapoport #define p4d_clear(p4dp) (p4d_val(*(p4dp)) = 0UL)
865a439fe51SSam Ravnborg
866d8550790SChristoph Hellwig /* only used by the stubbed out hugetlb gup code, should never be called */
8675637bc50SMike Rapoport #define p4d_page(p4d) NULL
868d8550790SChristoph Hellwig
86980942493SSteven Price #define pud_leaf pud_large
pud_large(pud_t pud)8700dd5b7b0SDavid S. Miller static inline unsigned long pud_large(pud_t pud)
8710dd5b7b0SDavid S. Miller {
8720dd5b7b0SDavid S. Miller pte_t pte = __pte(pud_val(pud));
8730dd5b7b0SDavid S. Miller
8740dd5b7b0SDavid S. Miller return pte_val(pte) & _PAGE_PMD_HUGE;
8750dd5b7b0SDavid S. Miller }
8760dd5b7b0SDavid S. Miller
pud_pfn(pud_t pud)8770dd5b7b0SDavid S. Miller static inline unsigned long pud_pfn(pud_t pud)
8780dd5b7b0SDavid S. Miller {
8790dd5b7b0SDavid S. Miller pte_t pte = __pte(pud_val(pud));
8800dd5b7b0SDavid S. Miller
8810dd5b7b0SDavid S. Miller return pte_pfn(pte);
8820dd5b7b0SDavid S. Miller }
8830dd5b7b0SDavid S. Miller
884a439fe51SSam Ravnborg /* Same in both SUN4V and SUN4U. */
885a439fe51SSam Ravnborg #define pte_none(pte) (!pte_val(pte))
886a439fe51SSam Ravnborg
8875637bc50SMike Rapoport #define p4d_set(p4dp, pudp) \
8885637bc50SMike Rapoport (p4d_val(*(p4dp)) = (__pa((unsigned long) (pudp))))
889ac55c768SDavid S. Miller
890589ee628SIngo Molnar /* We cannot include <linux/mm_types.h> at this point yet: */
891589ee628SIngo Molnar extern struct mm_struct init_mm;
892589ee628SIngo Molnar
893a439fe51SSam Ravnborg /* Actual page table PTE updates. */
894f05a6865SSam Ravnborg void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
895c7d9f77dSNitin Gupta pte_t *ptep, pte_t orig, int fullmm,
896c7d9f77dSNitin Gupta unsigned int hugepage_shift);
897a439fe51SSam Ravnborg
maybe_tlb_batch_add(struct mm_struct * mm,unsigned long vaddr,pte_t * ptep,pte_t orig,int fullmm,unsigned int hugepage_shift)89824e49ee3SNitin Gupta static void maybe_tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
899c7d9f77dSNitin Gupta pte_t *ptep, pte_t orig, int fullmm,
900c7d9f77dSNitin Gupta unsigned int hugepage_shift)
90124e49ee3SNitin Gupta {
90224e49ee3SNitin Gupta /* It is more efficient to let flush_tlb_kernel_range()
90324e49ee3SNitin Gupta * handle init_mm tlb flushes.
90424e49ee3SNitin Gupta *
90524e49ee3SNitin Gupta * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
90624e49ee3SNitin Gupta * and SUN4V pte layout, so this inline test is fine.
90724e49ee3SNitin Gupta */
90824e49ee3SNitin Gupta if (likely(mm != &init_mm) && pte_accessible(mm, orig))
909c7d9f77dSNitin Gupta tlb_batch_add(mm, vaddr, ptep, orig, fullmm, hugepage_shift);
91024e49ee3SNitin Gupta }
91124e49ee3SNitin Gupta
9128809aa2dSAneesh Kumar K.V #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
pmdp_huge_get_and_clear(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp)9138809aa2dSAneesh Kumar K.V static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
9149e695d2eSDavid Miller unsigned long addr,
9159e695d2eSDavid Miller pmd_t *pmdp)
9169e695d2eSDavid Miller {
9179e695d2eSDavid Miller pmd_t pmd = *pmdp;
9182b77933cSDavid S. Miller set_pmd_at(mm, addr, pmdp, __pmd(0UL));
9199e695d2eSDavid Miller return pmd;
9209e695d2eSDavid Miller }
9219e695d2eSDavid Miller
__set_pte_at(struct mm_struct * mm,unsigned long addr,pte_t * ptep,pte_t pte,int fullmm)92290f08e39SPeter Zijlstra static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
92390f08e39SPeter Zijlstra pte_t *ptep, pte_t pte, int fullmm)
924a439fe51SSam Ravnborg {
925a439fe51SSam Ravnborg pte_t orig = *ptep;
926a439fe51SSam Ravnborg
927a439fe51SSam Ravnborg *ptep = pte;
928c7d9f77dSNitin Gupta maybe_tlb_batch_add(mm, addr, ptep, orig, fullmm, PAGE_SHIFT);
929a439fe51SSam Ravnborg }
930a439fe51SSam Ravnborg
set_ptes(struct mm_struct * mm,unsigned long addr,pte_t * ptep,pte_t pte,unsigned int nr)931*1a10a44dSMatthew Wilcox (Oracle) static inline void set_ptes(struct mm_struct *mm, unsigned long addr,
932*1a10a44dSMatthew Wilcox (Oracle) pte_t *ptep, pte_t pte, unsigned int nr)
933*1a10a44dSMatthew Wilcox (Oracle) {
934*1a10a44dSMatthew Wilcox (Oracle) arch_enter_lazy_mmu_mode();
935*1a10a44dSMatthew Wilcox (Oracle) for (;;) {
936*1a10a44dSMatthew Wilcox (Oracle) __set_pte_at(mm, addr, ptep, pte, 0);
937*1a10a44dSMatthew Wilcox (Oracle) if (--nr == 0)
938*1a10a44dSMatthew Wilcox (Oracle) break;
939*1a10a44dSMatthew Wilcox (Oracle) ptep++;
940*1a10a44dSMatthew Wilcox (Oracle) pte_val(pte) += PAGE_SIZE;
941*1a10a44dSMatthew Wilcox (Oracle) addr += PAGE_SIZE;
942*1a10a44dSMatthew Wilcox (Oracle) }
943*1a10a44dSMatthew Wilcox (Oracle) arch_leave_lazy_mmu_mode();
944*1a10a44dSMatthew Wilcox (Oracle) }
945*1a10a44dSMatthew Wilcox (Oracle) #define set_ptes set_ptes
94690f08e39SPeter Zijlstra
947a439fe51SSam Ravnborg #define pte_clear(mm,addr,ptep) \
948a439fe51SSam Ravnborg set_pte_at((mm), (addr), (ptep), __pte(0UL))
949a439fe51SSam Ravnborg
95090f08e39SPeter Zijlstra #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
95190f08e39SPeter Zijlstra #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
95290f08e39SPeter Zijlstra __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
95390f08e39SPeter Zijlstra
954a439fe51SSam Ravnborg #ifdef DCACHE_ALIASING_POSSIBLE
955a439fe51SSam Ravnborg #define __HAVE_ARCH_MOVE_PTE
956a439fe51SSam Ravnborg #define move_pte(pte, prot, old_addr, new_addr) \
957a439fe51SSam Ravnborg ({ \
958a439fe51SSam Ravnborg pte_t newpte = (pte); \
959a439fe51SSam Ravnborg if (tlb_type != hypervisor && pte_present(pte)) { \
960a439fe51SSam Ravnborg unsigned long this_pfn = pte_pfn(pte); \
961a439fe51SSam Ravnborg \
962a439fe51SSam Ravnborg if (pfn_valid(this_pfn) && \
963a439fe51SSam Ravnborg (((old_addr) ^ (new_addr)) & (1 << 13))) \
964*1a10a44dSMatthew Wilcox (Oracle) flush_dcache_folio_all(current->mm, \
965*1a10a44dSMatthew Wilcox (Oracle) page_folio(pfn_to_page(this_pfn))); \
966a439fe51SSam Ravnborg } \
967a439fe51SSam Ravnborg newpte; \
968a439fe51SSam Ravnborg })
969a439fe51SSam Ravnborg #endif
970a439fe51SSam Ravnborg
9712b77933cSDavid S. Miller extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
972a439fe51SSam Ravnborg
973f05a6865SSam Ravnborg void paging_init(void);
974f05a6865SSam Ravnborg unsigned long find_ecache_flush_span(unsigned long size);
975a439fe51SSam Ravnborg
976cb1b8209SSam Ravnborg struct seq_file;
977f05a6865SSam Ravnborg void mmu_info(struct seq_file *);
978cb1b8209SSam Ravnborg
979a439fe51SSam Ravnborg struct vm_area_struct;
980*1a10a44dSMatthew Wilcox (Oracle) void update_mmu_cache_range(struct vm_fault *, struct vm_area_struct *,
981*1a10a44dSMatthew Wilcox (Oracle) unsigned long addr, pte_t *ptep, unsigned int nr);
982*1a10a44dSMatthew Wilcox (Oracle) #define update_mmu_cache(vma, addr, ptep) \
983*1a10a44dSMatthew Wilcox (Oracle) update_mmu_cache_range(NULL, vma, addr, ptep, 1)
9849e695d2eSDavid Miller #ifdef CONFIG_TRANSPARENT_HUGEPAGE
985f05a6865SSam Ravnborg void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
9869e695d2eSDavid Miller pmd_t *pmd);
9879e695d2eSDavid Miller
98851e5ef1bSDavid S. Miller #define __HAVE_ARCH_PMDP_INVALIDATE
989a8e654f0SNitin Gupta extern pmd_t pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
99051e5ef1bSDavid S. Miller pmd_t *pmdp);
99151e5ef1bSDavid S. Miller
9929e695d2eSDavid Miller #define __HAVE_ARCH_PGTABLE_DEPOSIT
993f05a6865SSam Ravnborg void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
9946b0b50b0SAneesh Kumar K.V pgtable_t pgtable);
9959e695d2eSDavid Miller
9969e695d2eSDavid Miller #define __HAVE_ARCH_PGTABLE_WITHDRAW
997f05a6865SSam Ravnborg pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
9989e695d2eSDavid Miller #endif
999a439fe51SSam Ravnborg
1000adf8e329SDavid Hildenbrand /*
1001adf8e329SDavid Hildenbrand * Encode/decode swap entries and swap PTEs. Swap PTEs are all PTEs that
1002adf8e329SDavid Hildenbrand * are !pte_none() && !pte_present().
1003adf8e329SDavid Hildenbrand *
1004adf8e329SDavid Hildenbrand * Format of swap PTEs:
1005adf8e329SDavid Hildenbrand *
1006adf8e329SDavid Hildenbrand * 6 6 6 6 5 5 5 5 5 5 5 5 5 5 4 4 4 4 4 4 4 4 4 4 3 3 3 3 3 3 3 3
1007adf8e329SDavid Hildenbrand * 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2
1008adf8e329SDavid Hildenbrand * <--------------------------- offset ---------------------------
1009adf8e329SDavid Hildenbrand *
1010adf8e329SDavid Hildenbrand * 3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
1011adf8e329SDavid Hildenbrand * 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
1012adf8e329SDavid Hildenbrand * --------------------> E <-- type ---> <------- zeroes -------->
1013adf8e329SDavid Hildenbrand */
1014adf8e329SDavid Hildenbrand #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0x7fUL)
1015a439fe51SSam Ravnborg #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
1016a439fe51SSam Ravnborg #define __swp_entry(type, offset) \
1017a439fe51SSam Ravnborg ( (swp_entry_t) \
1018a439fe51SSam Ravnborg { \
1019adf8e329SDavid Hildenbrand ((((long)(type) & 0x7fUL) << PAGE_SHIFT) | \
1020a439fe51SSam Ravnborg ((long)(offset) << (PAGE_SHIFT + 8UL))) \
1021a439fe51SSam Ravnborg } )
1022a439fe51SSam Ravnborg #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
1023a439fe51SSam Ravnborg #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
1024a439fe51SSam Ravnborg
pte_swp_exclusive(pte_t pte)1025adf8e329SDavid Hildenbrand static inline int pte_swp_exclusive(pte_t pte)
1026adf8e329SDavid Hildenbrand {
1027adf8e329SDavid Hildenbrand return pte_val(pte) & _PAGE_SWP_EXCLUSIVE;
1028adf8e329SDavid Hildenbrand }
1029adf8e329SDavid Hildenbrand
pte_swp_mkexclusive(pte_t pte)1030adf8e329SDavid Hildenbrand static inline pte_t pte_swp_mkexclusive(pte_t pte)
1031adf8e329SDavid Hildenbrand {
1032adf8e329SDavid Hildenbrand return __pte(pte_val(pte) | _PAGE_SWP_EXCLUSIVE);
1033adf8e329SDavid Hildenbrand }
1034adf8e329SDavid Hildenbrand
pte_swp_clear_exclusive(pte_t pte)1035adf8e329SDavid Hildenbrand static inline pte_t pte_swp_clear_exclusive(pte_t pte)
1036adf8e329SDavid Hildenbrand {
1037adf8e329SDavid Hildenbrand return __pte(pte_val(pte) & ~_PAGE_SWP_EXCLUSIVE);
1038adf8e329SDavid Hildenbrand }
1039adf8e329SDavid Hildenbrand
1040f05a6865SSam Ravnborg int page_in_phys_avail(unsigned long paddr);
1041a439fe51SSam Ravnborg
1042a439fe51SSam Ravnborg /*
1043a439fe51SSam Ravnborg * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
1044a439fe51SSam Ravnborg * its high 4 bits. These macros/functions put it there or get it from there.
1045a439fe51SSam Ravnborg */
1046a439fe51SSam Ravnborg #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
1047a439fe51SSam Ravnborg #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
1048a439fe51SSam Ravnborg #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
1049a439fe51SSam Ravnborg
1050f05a6865SSam Ravnborg int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
10513e37fd31SDavid S. Miller unsigned long, pgprot_t);
10523e37fd31SDavid S. Miller
105374a04967SKhalid Aziz void adi_restore_tags(struct mm_struct *mm, struct vm_area_struct *vma,
105474a04967SKhalid Aziz unsigned long addr, pte_t pte);
105574a04967SKhalid Aziz
105674a04967SKhalid Aziz int adi_save_tags(struct mm_struct *mm, struct vm_area_struct *vma,
105774a04967SKhalid Aziz unsigned long addr, pte_t oldpte);
105874a04967SKhalid Aziz
105974a04967SKhalid Aziz #define __HAVE_ARCH_DO_SWAP_PAGE
arch_do_swap_page(struct mm_struct * mm,struct vm_area_struct * vma,unsigned long addr,pte_t pte,pte_t oldpte)106074a04967SKhalid Aziz static inline void arch_do_swap_page(struct mm_struct *mm,
106174a04967SKhalid Aziz struct vm_area_struct *vma,
106274a04967SKhalid Aziz unsigned long addr,
106374a04967SKhalid Aziz pte_t pte, pte_t oldpte)
106474a04967SKhalid Aziz {
106574a04967SKhalid Aziz /* If this is a new page being mapped in, there can be no
106674a04967SKhalid Aziz * ADI tags stored away for this page. Skip looking for
106774a04967SKhalid Aziz * stored tags
106874a04967SKhalid Aziz */
106974a04967SKhalid Aziz if (pte_none(oldpte))
107074a04967SKhalid Aziz return;
107174a04967SKhalid Aziz
107274a04967SKhalid Aziz if (adi_state.enabled && (pte_val(pte) & _PAGE_MCD_4V))
107374a04967SKhalid Aziz adi_restore_tags(mm, vma, addr, pte);
107474a04967SKhalid Aziz }
107574a04967SKhalid Aziz
107674a04967SKhalid Aziz #define __HAVE_ARCH_UNMAP_ONE
arch_unmap_one(struct mm_struct * mm,struct vm_area_struct * vma,unsigned long addr,pte_t oldpte)107774a04967SKhalid Aziz static inline int arch_unmap_one(struct mm_struct *mm,
107874a04967SKhalid Aziz struct vm_area_struct *vma,
107974a04967SKhalid Aziz unsigned long addr, pte_t oldpte)
108074a04967SKhalid Aziz {
108174a04967SKhalid Aziz if (adi_state.enabled && (pte_val(oldpte) & _PAGE_MCD_4V))
108274a04967SKhalid Aziz return adi_save_tags(mm, vma, addr, oldpte);
108374a04967SKhalid Aziz return 0;
108474a04967SKhalid Aziz }
108574a04967SKhalid Aziz
io_remap_pfn_range(struct vm_area_struct * vma,unsigned long from,unsigned long pfn,unsigned long size,pgprot_t prot)10863e37fd31SDavid S. Miller static inline int io_remap_pfn_range(struct vm_area_struct *vma,
10873e37fd31SDavid S. Miller unsigned long from, unsigned long pfn,
10883e37fd31SDavid S. Miller unsigned long size, pgprot_t prot)
10893e37fd31SDavid S. Miller {
10903e37fd31SDavid S. Miller unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
10913e37fd31SDavid S. Miller int space = GET_IOSPACE(pfn);
10923e37fd31SDavid S. Miller unsigned long phys_base;
10933e37fd31SDavid S. Miller
10943e37fd31SDavid S. Miller phys_base = offset | (((unsigned long) space) << 32UL);
10953e37fd31SDavid S. Miller
10963e37fd31SDavid S. Miller return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
10973e37fd31SDavid S. Miller }
109840d158e6SAl Viro #define io_remap_pfn_range io_remap_pfn_range
10993e37fd31SDavid S. Miller
__untagged_addr(unsigned long start)1100903f433fSAndrey Konovalov static inline unsigned long __untagged_addr(unsigned long start)
11015875509dSChristoph Hellwig {
11025875509dSChristoph Hellwig if (adi_capable()) {
11035875509dSChristoph Hellwig long addr = start;
11045875509dSChristoph Hellwig
11055875509dSChristoph Hellwig /* If userspace has passed a versioned address, kernel
11065875509dSChristoph Hellwig * will not find it in the VMAs since it does not store
11075875509dSChristoph Hellwig * the version tags in the list of VMAs. Storing version
11085875509dSChristoph Hellwig * tags in list of VMAs is impractical since they can be
11095875509dSChristoph Hellwig * changed any time from userspace without dropping into
11105875509dSChristoph Hellwig * kernel. Any address search in VMAs will be done with
11115875509dSChristoph Hellwig * non-versioned addresses. Ensure the ADI version bits
11125875509dSChristoph Hellwig * are dropped here by sign extending the last bit before
11135875509dSChristoph Hellwig * ADI bits. IOMMU does not implement version tags.
11145875509dSChristoph Hellwig */
11155875509dSChristoph Hellwig return (addr << (long)adi_nbits()) >> (long)adi_nbits();
11165875509dSChristoph Hellwig }
11175875509dSChristoph Hellwig
11185875509dSChristoph Hellwig return start;
11195875509dSChristoph Hellwig }
1120903f433fSAndrey Konovalov #define untagged_addr(addr) \
1121a22fea94SAndrew Morton ((__typeof__(addr))(__untagged_addr((unsigned long)(addr))))
11225875509dSChristoph Hellwig
pte_access_permitted(pte_t pte,bool write)11237b9afb86SChristoph Hellwig static inline bool pte_access_permitted(pte_t pte, bool write)
11247b9afb86SChristoph Hellwig {
11257b9afb86SChristoph Hellwig u64 prot;
11267b9afb86SChristoph Hellwig
11277b9afb86SChristoph Hellwig if (tlb_type == hypervisor) {
11287b9afb86SChristoph Hellwig prot = _PAGE_PRESENT_4V | _PAGE_P_4V;
11297b9afb86SChristoph Hellwig if (write)
11307b9afb86SChristoph Hellwig prot |= _PAGE_WRITE_4V;
11317b9afb86SChristoph Hellwig } else {
11327b9afb86SChristoph Hellwig prot = _PAGE_PRESENT_4U | _PAGE_P_4U;
11337b9afb86SChristoph Hellwig if (write)
11347b9afb86SChristoph Hellwig prot |= _PAGE_WRITE_4U;
11357b9afb86SChristoph Hellwig }
11367b9afb86SChristoph Hellwig
11377b9afb86SChristoph Hellwig return (pte_val(pte) & (prot | _PAGE_SPECIAL)) == prot;
11387b9afb86SChristoph Hellwig }
11397b9afb86SChristoph Hellwig #define pte_access_permitted pte_access_permitted
11407b9afb86SChristoph Hellwig
1141a439fe51SSam Ravnborg /* We provide our own get_unmapped_area to cope with VA holes and
1142a439fe51SSam Ravnborg * SHM area cache aliasing for userland.
1143a439fe51SSam Ravnborg */
1144a439fe51SSam Ravnborg #define HAVE_ARCH_UNMAPPED_AREA
1145a439fe51SSam Ravnborg #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
1146a439fe51SSam Ravnborg
1147a439fe51SSam Ravnborg /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
1148a439fe51SSam Ravnborg * the largest alignment possible such that larget PTEs can be used.
1149a439fe51SSam Ravnborg */
1150f05a6865SSam Ravnborg unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
1151a439fe51SSam Ravnborg unsigned long, unsigned long,
1152a439fe51SSam Ravnborg unsigned long);
1153a439fe51SSam Ravnborg #define HAVE_ARCH_FB_UNMAPPED_AREA
1154a439fe51SSam Ravnborg
1155f05a6865SSam Ravnborg void sun4v_register_fault_status(void);
1156f05a6865SSam Ravnborg void sun4v_ktsb_register(void);
1157f05a6865SSam Ravnborg void __init cheetah_ecache_flush_init(void);
1158f05a6865SSam Ravnborg void sun4v_patch_tlb_handlers(void);
1159a439fe51SSam Ravnborg
1160a439fe51SSam Ravnborg extern unsigned long cmdline_memory_size;
1161a439fe51SSam Ravnborg
1162f05a6865SSam Ravnborg asmlinkage void do_sparc64_fault(struct pt_regs *regs);
1163b539c467SDavid S. Miller
11641c2f7d14SAnshuman Khandual #define pmd_pgtable(PMD) ((pte_t *)pmd_page_vaddr(PMD))
11651c2f7d14SAnshuman Khandual
1166e6e4f42eSPeter Zijlstra #ifdef CONFIG_HUGETLB_PAGE
1167e6e4f42eSPeter Zijlstra
1168e6e4f42eSPeter Zijlstra #define pud_leaf_size pud_leaf_size
1169e6e4f42eSPeter Zijlstra extern unsigned long pud_leaf_size(pud_t pud);
1170e6e4f42eSPeter Zijlstra
1171e6e4f42eSPeter Zijlstra #define pmd_leaf_size pmd_leaf_size
1172e6e4f42eSPeter Zijlstra extern unsigned long pmd_leaf_size(pmd_t pmd);
1173e6e4f42eSPeter Zijlstra
1174e6e4f42eSPeter Zijlstra #define pte_leaf_size pte_leaf_size
1175e6e4f42eSPeter Zijlstra extern unsigned long pte_leaf_size(pte_t pte);
1176e6e4f42eSPeter Zijlstra
1177e6e4f42eSPeter Zijlstra #endif /* CONFIG_HUGETLB_PAGE */
1178e6e4f42eSPeter Zijlstra
1179a439fe51SSam Ravnborg #endif /* !(__ASSEMBLY__) */
1180a439fe51SSam Ravnborg
1181a439fe51SSam Ravnborg #endif /* !(_SPARC64_PGTABLE_H) */
1182