xref: /openbmc/linux/arch/sparc/include/asm/irq_64.h (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2a439fe51SSam Ravnborg /* irq.h: IRQ registers on the 64-bit Sparc.
3a439fe51SSam Ravnborg  *
4a439fe51SSam Ravnborg  * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
5a439fe51SSam Ravnborg  * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
6a439fe51SSam Ravnborg  */
7a439fe51SSam Ravnborg 
8a439fe51SSam Ravnborg #ifndef _SPARC64_IRQ_H
9a439fe51SSam Ravnborg #define _SPARC64_IRQ_H
10a439fe51SSam Ravnborg 
11a439fe51SSam Ravnborg #include <linux/linkage.h>
12a439fe51SSam Ravnborg #include <linux/kernel.h>
13a439fe51SSam Ravnborg #include <linux/errno.h>
14a439fe51SSam Ravnborg #include <linux/interrupt.h>
15a439fe51SSam Ravnborg #include <asm/pil.h>
16a439fe51SSam Ravnborg #include <asm/ptrace.h>
17a439fe51SSam Ravnborg 
18a439fe51SSam Ravnborg /* IMAP/ICLR register defines */
19a439fe51SSam Ravnborg #define IMAP_VALID		0x80000000UL	/* IRQ Enabled		*/
20a439fe51SSam Ravnborg #define IMAP_TID_UPA		0x7c000000UL	/* UPA TargetID		*/
21a439fe51SSam Ravnborg #define IMAP_TID_JBUS		0x7c000000UL	/* JBUS TargetID	*/
22a439fe51SSam Ravnborg #define IMAP_TID_SHIFT		26
23a439fe51SSam Ravnborg #define IMAP_AID_SAFARI		0x7c000000UL	/* Safari AgentID	*/
24a439fe51SSam Ravnborg #define IMAP_AID_SHIFT		26
25a439fe51SSam Ravnborg #define IMAP_NID_SAFARI		0x03e00000UL	/* Safari NodeID	*/
26a439fe51SSam Ravnborg #define IMAP_NID_SHIFT		21
27a439fe51SSam Ravnborg #define IMAP_IGN		0x000007c0UL	/* IRQ Group Number	*/
28a439fe51SSam Ravnborg #define IMAP_INO		0x0000003fUL	/* IRQ Number		*/
29a439fe51SSam Ravnborg #define IMAP_INR		0x000007ffUL	/* Full interrupt number*/
30a439fe51SSam Ravnborg 
31a439fe51SSam Ravnborg #define ICLR_IDLE		0x00000000UL	/* Idle state		*/
32a439fe51SSam Ravnborg #define ICLR_TRANSMIT		0x00000001UL	/* Transmit state	*/
33a439fe51SSam Ravnborg #define ICLR_PENDING		0x00000003UL	/* Pending state	*/
34a439fe51SSam Ravnborg 
35a439fe51SSam Ravnborg /* The largest number of unique interrupt sources we support.
36a439fe51SSam Ravnborg  * If this needs to ever be larger than 255, you need to change
3744ed3c0cSSam Ravnborg  * the type of ino_bucket->irq as appropriate.
38a439fe51SSam Ravnborg  *
3944ed3c0cSSam Ravnborg  * ino_bucket->irq allocation is made during {sun4v_,}build_irq().
40a439fe51SSam Ravnborg  */
41ee6a9333Sbob picco #define NR_IRQS		(2048)
42a439fe51SSam Ravnborg 
43f05a6865SSam Ravnborg void irq_install_pre_handler(int irq,
44a439fe51SSam Ravnborg 			     void (*func)(unsigned int, void *, void *),
45a439fe51SSam Ravnborg 			     void *arg1, void *arg2);
46a439fe51SSam Ravnborg #define irq_canonicalize(irq)	(irq)
47f05a6865SSam Ravnborg unsigned int build_irq(int inofixup, unsigned long iclr, unsigned long imap);
48f05a6865SSam Ravnborg unsigned int sun4v_build_irq(u32 devhandle, unsigned int devino);
49f05a6865SSam Ravnborg unsigned int sun4v_build_virq(u32 devhandle, unsigned int devino);
50f05a6865SSam Ravnborg unsigned int sun4v_build_msi(u32 devhandle, unsigned int *irq_p,
51a439fe51SSam Ravnborg 			     unsigned int msi_devino_start,
52a439fe51SSam Ravnborg 			     unsigned int msi_devino_end);
53f05a6865SSam Ravnborg void sun4v_destroy_msi(unsigned int irq);
54f05a6865SSam Ravnborg unsigned int sun4u_build_msi(u32 portid, unsigned int *irq_p,
55a439fe51SSam Ravnborg 			     unsigned int msi_devino_start,
56a439fe51SSam Ravnborg 			     unsigned int msi_devino_end,
57a439fe51SSam Ravnborg 			     unsigned long imap_base,
58a439fe51SSam Ravnborg 			     unsigned long iclr_base);
59f05a6865SSam Ravnborg void sun4u_destroy_msi(unsigned int irq);
60a439fe51SSam Ravnborg 
61ee6a9333Sbob picco unsigned int irq_alloc(unsigned int dev_handle, unsigned int dev_ino);
62f05a6865SSam Ravnborg void irq_free(unsigned int irq);
63a439fe51SSam Ravnborg 
64f05a6865SSam Ravnborg void fixup_irqs(void);
65a439fe51SSam Ravnborg 
set_softint(unsigned long bits)66a439fe51SSam Ravnborg static inline void set_softint(unsigned long bits)
67a439fe51SSam Ravnborg {
68a439fe51SSam Ravnborg 	__asm__ __volatile__("wr	%0, 0x0, %%set_softint"
69a439fe51SSam Ravnborg 			     : /* No outputs */
70a439fe51SSam Ravnborg 			     : "r" (bits));
71a439fe51SSam Ravnborg }
72a439fe51SSam Ravnborg 
clear_softint(unsigned long bits)73a439fe51SSam Ravnborg static inline void clear_softint(unsigned long bits)
74a439fe51SSam Ravnborg {
75a439fe51SSam Ravnborg 	__asm__ __volatile__("wr	%0, 0x0, %%clear_softint"
76a439fe51SSam Ravnborg 			     : /* No outputs */
77a439fe51SSam Ravnborg 			     : "r" (bits));
78a439fe51SSam Ravnborg }
79a439fe51SSam Ravnborg 
get_softint(void)80a439fe51SSam Ravnborg static inline unsigned long get_softint(void)
81a439fe51SSam Ravnborg {
82a439fe51SSam Ravnborg 	unsigned long retval;
83a439fe51SSam Ravnborg 
84a439fe51SSam Ravnborg 	__asm__ __volatile__("rd	%%softint, %0"
85a439fe51SSam Ravnborg 			     : "=r" (retval));
86a439fe51SSam Ravnborg 	return retval;
87a439fe51SSam Ravnborg }
88a439fe51SSam Ravnborg 
899a01c3edSChris Metcalf void arch_trigger_cpumask_backtrace(const struct cpumask *mask,
90*8d539b84SDouglas Anderson 				    int exclude_cpu);
919a01c3edSChris Metcalf #define arch_trigger_cpumask_backtrace arch_trigger_cpumask_backtrace
9209ee167cSDavid S. Miller 
934f70f7a9SDavid S. Miller extern void *hardirq_stack[NR_CPUS];
944f70f7a9SDavid S. Miller extern void *softirq_stack[NR_CPUS];
954f70f7a9SDavid S. Miller 
9616550680SDavid S. Miller #define NO_IRQ		0xffffffff
9716550680SDavid S. Miller 
98a439fe51SSam Ravnborg #endif
99