xref: /openbmc/linux/arch/sparc/include/asm/bbc.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2a439fe51SSam Ravnborg /*
3a439fe51SSam Ravnborg  * bbc.h: Defines for BootBus Controller found on UltraSPARC-III
4a439fe51SSam Ravnborg  *        systems.
5a439fe51SSam Ravnborg  *
6a439fe51SSam Ravnborg  * Copyright (C) 2000 David S. Miller (davem@redhat.com)
7a439fe51SSam Ravnborg  */
8a439fe51SSam Ravnborg 
9a439fe51SSam Ravnborg #ifndef _SPARC64_BBC_H
10a439fe51SSam Ravnborg #define _SPARC64_BBC_H
11a439fe51SSam Ravnborg 
12a439fe51SSam Ravnborg /* Register sizes are indicated by "B" (Byte, 1-byte),
13a439fe51SSam Ravnborg  * "H" (Half-word, 2 bytes), "W" (Word, 4 bytes) or
14a439fe51SSam Ravnborg  * "Q" (Quad, 8 bytes) inside brackets.
15a439fe51SSam Ravnborg  */
16a439fe51SSam Ravnborg 
17a439fe51SSam Ravnborg #define BBC_AID		0x00	/* [B] Agent ID			*/
18a439fe51SSam Ravnborg #define BBC_DEVP	0x01	/* [B] Device Present		*/
19a439fe51SSam Ravnborg #define BBC_ARB		0x02	/* [B] Arbitration		*/
20a439fe51SSam Ravnborg #define BBC_QUIESCE	0x03	/* [B] Quiesce			*/
21a439fe51SSam Ravnborg #define BBC_WDACTION	0x04	/* [B] Watchdog Action		*/
22a439fe51SSam Ravnborg #define BBC_SPG		0x06	/* [B] Soft POR Gen		*/
23a439fe51SSam Ravnborg #define BBC_SXG		0x07	/* [B] Soft XIR Gen		*/
24a439fe51SSam Ravnborg #define BBC_PSRC	0x08	/* [W] POR Source		*/
25a439fe51SSam Ravnborg #define BBC_XSRC	0x0c	/* [B] XIR Source		*/
26a439fe51SSam Ravnborg #define BBC_CSC		0x0d	/* [B] Clock Synthesizers Control*/
27a439fe51SSam Ravnborg #define BBC_ES_CTRL	0x0e	/* [H] Energy Star Control	*/
28a439fe51SSam Ravnborg #define BBC_ES_ACT	0x10	/* [W] E* Assert Change Time	*/
29a439fe51SSam Ravnborg #define BBC_ES_DACT	0x14	/* [B] E* De-Assert Change Time	*/
30a439fe51SSam Ravnborg #define BBC_ES_DABT	0x15	/* [B] E* De-Assert Bypass Time	*/
31a439fe51SSam Ravnborg #define BBC_ES_ABT	0x16	/* [H] E* Assert Bypass Time	*/
32a439fe51SSam Ravnborg #define BBC_ES_PST	0x18	/* [W] E* PLL Settle Time	*/
33a439fe51SSam Ravnborg #define BBC_ES_FSL	0x1c	/* [W] E* Frequency Switch Latency*/
34a439fe51SSam Ravnborg #define BBC_EBUST	0x20	/* [Q] EBUS Timing		*/
35a439fe51SSam Ravnborg #define BBC_JTAG_CMD	0x28	/* [W] JTAG+ Command		*/
36a439fe51SSam Ravnborg #define BBC_JTAG_CTRL	0x2c	/* [B] JTAG+ Control		*/
37a439fe51SSam Ravnborg #define BBC_I2C_SEL	0x2d	/* [B] I2C Selection		*/
38a439fe51SSam Ravnborg #define BBC_I2C_0_S1	0x2e	/* [B] I2C ctrlr-0 reg S1	*/
39a439fe51SSam Ravnborg #define BBC_I2C_0_S0	0x2f	/* [B] I2C ctrlr-0 regs S0,S0',S2,S3*/
40a439fe51SSam Ravnborg #define BBC_I2C_1_S1	0x30	/* [B] I2C ctrlr-1 reg S1	*/
41a439fe51SSam Ravnborg #define BBC_I2C_1_S0	0x31	/* [B] I2C ctrlr-1 regs S0,S0',S2,S3*/
42a439fe51SSam Ravnborg #define BBC_KBD_BEEP	0x32	/* [B] Keyboard Beep		*/
43a439fe51SSam Ravnborg #define BBC_KBD_BCNT	0x34	/* [W] Keyboard Beep Counter	*/
44a439fe51SSam Ravnborg 
45a439fe51SSam Ravnborg #define BBC_REGS_SIZE	0x40
46a439fe51SSam Ravnborg 
47a439fe51SSam Ravnborg /* There is a 2K scratch ram area at offset 0x80000 but I doubt
48a439fe51SSam Ravnborg  * we will use it for anything.
49a439fe51SSam Ravnborg  */
50a439fe51SSam Ravnborg 
51a439fe51SSam Ravnborg /* Agent ID register.  This register shows the Safari Agent ID
52a439fe51SSam Ravnborg  * for the processors.  The value returned depends upon which
53a439fe51SSam Ravnborg  * cpu is reading the register.
54a439fe51SSam Ravnborg  */
55a439fe51SSam Ravnborg #define BBC_AID_ID	0x07	/* Safari ID		*/
56a439fe51SSam Ravnborg #define BBC_AID_RESV	0xf8	/* Reserved		*/
57a439fe51SSam Ravnborg 
58a439fe51SSam Ravnborg /* Device Present register.  One can determine which cpus are actually
59a439fe51SSam Ravnborg  * present in the machine by interrogating this register.
60a439fe51SSam Ravnborg  */
61a439fe51SSam Ravnborg #define BBC_DEVP_CPU0	0x01	/* Processor 0 present	*/
62a439fe51SSam Ravnborg #define BBC_DEVP_CPU1	0x02	/* Processor 1 present	*/
63a439fe51SSam Ravnborg #define BBC_DEVP_CPU2	0x04	/* Processor 2 present	*/
64a439fe51SSam Ravnborg #define BBC_DEVP_CPU3	0x08	/* Processor 3 present	*/
65a439fe51SSam Ravnborg #define BBC_DEVP_RESV	0xf0	/* Reserved		*/
66a439fe51SSam Ravnborg 
67a439fe51SSam Ravnborg /* Arbitration register.  This register is used to block access to
68a439fe51SSam Ravnborg  * the BBC from a particular cpu.
69a439fe51SSam Ravnborg  */
70a439fe51SSam Ravnborg #define BBC_ARB_CPU0	0x01	/* Enable cpu 0 BBC arbitratrion */
71a439fe51SSam Ravnborg #define BBC_ARB_CPU1	0x02	/* Enable cpu 1 BBC arbitratrion */
72a439fe51SSam Ravnborg #define BBC_ARB_CPU2	0x04	/* Enable cpu 2 BBC arbitratrion */
73a439fe51SSam Ravnborg #define BBC_ARB_CPU3	0x08	/* Enable cpu 3 BBC arbitratrion */
74a439fe51SSam Ravnborg #define BBC_ARB_RESV	0xf0	/* Reserved			 */
75a439fe51SSam Ravnborg 
76a439fe51SSam Ravnborg /* Quiesce register.  Bus and BBC segments for cpus can be disabled
77a439fe51SSam Ravnborg  * with this register, ie. for hot plugging.
78a439fe51SSam Ravnborg  */
79a439fe51SSam Ravnborg #define BBC_QUIESCE_S02	0x01	/* Quiesce Safari segment for cpu 0 and 2 */
80a439fe51SSam Ravnborg #define BBC_QUIESCE_S13	0x02	/* Quiesce Safari segment for cpu 1 and 3 */
81a439fe51SSam Ravnborg #define BBC_QUIESCE_B02	0x04	/* Quiesce BBC segment for cpu 0 and 2    */
82a439fe51SSam Ravnborg #define BBC_QUIESCE_B13	0x08	/* Quiesce BBC segment for cpu 1 and 3    */
83a439fe51SSam Ravnborg #define BBC_QUIESCE_FD0 0x10	/* Disable Fatal_Error[0] reporting	  */
84a439fe51SSam Ravnborg #define BBC_QUIESCE_FD1 0x20	/* Disable Fatal_Error[1] reporting	  */
85a439fe51SSam Ravnborg #define BBC_QUIESCE_FD2 0x40	/* Disable Fatal_Error[2] reporting	  */
86a439fe51SSam Ravnborg #define BBC_QUIESCE_FD3 0x80	/* Disable Fatal_Error[3] reporting	  */
87a439fe51SSam Ravnborg 
88a439fe51SSam Ravnborg /* Watchdog Action register.  When the watchdog device timer expires
89a439fe51SSam Ravnborg  * a line is enabled to the BBC.  The action BBC takes when this line
90a439fe51SSam Ravnborg  * is asserted can be controlled by this regiser.
91a439fe51SSam Ravnborg  */
92a439fe51SSam Ravnborg #define BBC_WDACTION_RST  0x01	/* When set, watchdog causes system reset.
93a439fe51SSam Ravnborg 				 * When clear, BBC ignores watchdog signal.
94a439fe51SSam Ravnborg 				 */
95a439fe51SSam Ravnborg #define BBC_WDACTION_RESV 0xfe	/* Reserved */
96a439fe51SSam Ravnborg 
97a439fe51SSam Ravnborg /* Soft_POR_GEN register.  The POR (Power On Reset) signal may be asserted
98a439fe51SSam Ravnborg  * for specific processors or all processors via this register.
99a439fe51SSam Ravnborg  */
100a439fe51SSam Ravnborg #define BBC_SPG_CPU0	0x01 /* Assert POR for processor 0	*/
101a439fe51SSam Ravnborg #define BBC_SPG_CPU1	0x02 /* Assert POR for processor 1	*/
102a439fe51SSam Ravnborg #define BBC_SPG_CPU2	0x04 /* Assert POR for processor 2	*/
103a439fe51SSam Ravnborg #define BBC_SPG_CPU3	0x08 /* Assert POR for processor 3	*/
104a439fe51SSam Ravnborg #define BBC_SPG_CPUALL	0x10 /* Reset all processors and reset
105a439fe51SSam Ravnborg 			      * the entire system.
106a439fe51SSam Ravnborg 			      */
107a439fe51SSam Ravnborg #define BBC_SPG_RESV	0xe0 /* Reserved			*/
108a439fe51SSam Ravnborg 
109a439fe51SSam Ravnborg /* Soft_XIR_GEN register.  The XIR (eXternally Initiated Reset) signal
110a439fe51SSam Ravnborg  * may be asserted to specific processors via this register.
111a439fe51SSam Ravnborg  */
112a439fe51SSam Ravnborg #define BBC_SXG_CPU0	0x01 /* Assert XIR for processor 0	*/
113a439fe51SSam Ravnborg #define BBC_SXG_CPU1	0x02 /* Assert XIR for processor 1	*/
114a439fe51SSam Ravnborg #define BBC_SXG_CPU2	0x04 /* Assert XIR for processor 2	*/
115a439fe51SSam Ravnborg #define BBC_SXG_CPU3	0x08 /* Assert XIR for processor 3	*/
116a439fe51SSam Ravnborg #define BBC_SXG_RESV	0xf0 /* Reserved			*/
117a439fe51SSam Ravnborg 
118a439fe51SSam Ravnborg /* POR Source register.  One may identify the cause of the most recent
119a439fe51SSam Ravnborg  * reset by reading this register.
120a439fe51SSam Ravnborg  */
121a439fe51SSam Ravnborg #define BBC_PSRC_SPG0	0x0001 /* CPU 0 reset via BBC_SPG register	*/
122a439fe51SSam Ravnborg #define BBC_PSRC_SPG1	0x0002 /* CPU 1 reset via BBC_SPG register	*/
123a439fe51SSam Ravnborg #define BBC_PSRC_SPG2	0x0004 /* CPU 2 reset via BBC_SPG register	*/
124a439fe51SSam Ravnborg #define BBC_PSRC_SPG3	0x0008 /* CPU 3 reset via BBC_SPG register	*/
125a439fe51SSam Ravnborg #define BBC_PSRC_SPGSYS	0x0010 /* System reset via BBC_SPG register	*/
126a439fe51SSam Ravnborg #define BBC_PSRC_JTAG	0x0020 /* System reset via JTAG+		*/
127a439fe51SSam Ravnborg #define BBC_PSRC_BUTTON	0x0040 /* System reset via push-button dongle	*/
128a439fe51SSam Ravnborg #define BBC_PSRC_PWRUP	0x0080 /* System reset via power-up		*/
129a439fe51SSam Ravnborg #define BBC_PSRC_FE0	0x0100 /* CPU 0 reported Fatal_Error		*/
130a439fe51SSam Ravnborg #define BBC_PSRC_FE1	0x0200 /* CPU 1 reported Fatal_Error		*/
131a439fe51SSam Ravnborg #define BBC_PSRC_FE2	0x0400 /* CPU 2 reported Fatal_Error		*/
132a439fe51SSam Ravnborg #define BBC_PSRC_FE3	0x0800 /* CPU 3 reported Fatal_Error		*/
133a439fe51SSam Ravnborg #define BBC_PSRC_FE4	0x1000 /* Schizo reported Fatal_Error		*/
134a439fe51SSam Ravnborg #define BBC_PSRC_FE5	0x2000 /* Safari device 5 reported Fatal_Error	*/
135a439fe51SSam Ravnborg #define BBC_PSRC_FE6	0x4000 /* CPMS reported Fatal_Error		*/
136a439fe51SSam Ravnborg #define BBC_PSRC_SYNTH	0x8000 /* System reset when on-board clock synthesizers
137a439fe51SSam Ravnborg 				* were updated.
138a439fe51SSam Ravnborg 				*/
139a439fe51SSam Ravnborg #define BBC_PSRC_WDT   0x10000 /* System reset via Super I/O watchdog	*/
140a439fe51SSam Ravnborg #define BBC_PSRC_RSC   0x20000 /* System reset via RSC remote monitoring
141a439fe51SSam Ravnborg 				* device
142a439fe51SSam Ravnborg 				*/
143a439fe51SSam Ravnborg 
144a439fe51SSam Ravnborg /* XIR Source register.  The source of an XIR event sent to a processor may
145a439fe51SSam Ravnborg  * be determined via this register.
146a439fe51SSam Ravnborg  */
147a439fe51SSam Ravnborg #define BBC_XSRC_SXG0	0x01	/* CPU 0 received XIR via Soft_XIR_GEN reg */
148a439fe51SSam Ravnborg #define BBC_XSRC_SXG1	0x02	/* CPU 1 received XIR via Soft_XIR_GEN reg */
149a439fe51SSam Ravnborg #define BBC_XSRC_SXG2	0x04	/* CPU 2 received XIR via Soft_XIR_GEN reg */
150a439fe51SSam Ravnborg #define BBC_XSRC_SXG3	0x08	/* CPU 3 received XIR via Soft_XIR_GEN reg */
151a439fe51SSam Ravnborg #define BBC_XSRC_JTAG	0x10	/* All CPUs received XIR via JTAG+         */
152a439fe51SSam Ravnborg #define BBC_XSRC_W_OR_B	0x20	/* All CPUs received XIR either because:
153a439fe51SSam Ravnborg 				 * a) Super I/O watchdog fired, or
154a439fe51SSam Ravnborg 				 * b) XIR push button was activated
155a439fe51SSam Ravnborg 				 */
156a439fe51SSam Ravnborg #define BBC_XSRC_RESV	0xc0	/* Reserved				   */
157a439fe51SSam Ravnborg 
158a439fe51SSam Ravnborg /* Clock Synthesizers Control register.  This register provides the big-bang
159a439fe51SSam Ravnborg  * programming interface to the two clock synthesizers of the machine.
160a439fe51SSam Ravnborg  */
161a439fe51SSam Ravnborg #define BBC_CSC_SLOAD	0x01	/* Directly connected to S_LOAD pins	*/
162a439fe51SSam Ravnborg #define BBC_CSC_SDATA	0x02	/* Directly connected to S_DATA pins	*/
163a439fe51SSam Ravnborg #define BBC_CSC_SCLOCK	0x04	/* Directly connected to S_CLOCK pins	*/
164a439fe51SSam Ravnborg #define BBC_CSC_RESV	0x78	/* Reserved				*/
165a439fe51SSam Ravnborg #define BBC_CSC_RST	0x80	/* Generate system reset when S_LOAD==1	*/
166a439fe51SSam Ravnborg 
167a439fe51SSam Ravnborg /* Energy Star Control register.  This register is used to generate the
168a439fe51SSam Ravnborg  * clock frequency change trigger to the main system devices (Schizo and
169a439fe51SSam Ravnborg  * the processors).  The transition occurs when bits in this register
170a439fe51SSam Ravnborg  * go from 0 to 1, only one bit must be set at once else no action
171a439fe51SSam Ravnborg  * occurs.  Basically the sequence of events is:
172a439fe51SSam Ravnborg  * a) Choose new frequency: full, 1/2 or 1/32
173a439fe51SSam Ravnborg  * b) Program this desired frequency into the cpus and Schizo.
174a439fe51SSam Ravnborg  * c) Set the same value in this register.
175a439fe51SSam Ravnborg  * d) 16 system clocks later, clear this register.
176a439fe51SSam Ravnborg  */
177a439fe51SSam Ravnborg #define BBC_ES_CTRL_1_1		0x01	/* Full frequency	*/
178a439fe51SSam Ravnborg #define BBC_ES_CTRL_1_2		0x02	/* 1/2 frequency	*/
179a439fe51SSam Ravnborg #define BBC_ES_CTRL_1_32	0x20	/* 1/32 frequency	*/
180a439fe51SSam Ravnborg #define BBC_ES_RESV		0xdc	/* Reserved		*/
181a439fe51SSam Ravnborg 
182a439fe51SSam Ravnborg /* Energy Star Assert Change Time register.  This determines the number
183a439fe51SSam Ravnborg  * of BBC clock cycles (which is half the system frequency) between
184a439fe51SSam Ravnborg  * the detection of FREEZE_ACK being asserted and the assertion of
185a439fe51SSam Ravnborg  * the CLK_CHANGE_L[2:0] signals.
186a439fe51SSam Ravnborg  */
187a439fe51SSam Ravnborg #define BBC_ES_ACT_VAL	0xff
188a439fe51SSam Ravnborg 
189a439fe51SSam Ravnborg /* Energy Star Assert Bypass Time register.  This determines the number
190a439fe51SSam Ravnborg  * of BBC clock cycles (which is half the system frequency) between
191a439fe51SSam Ravnborg  * the assertion of the CLK_CHANGE_L[2:0] signals and the assertion of
192a439fe51SSam Ravnborg  * the ESTAR_PLL_BYPASS signal.
193a439fe51SSam Ravnborg  */
194a439fe51SSam Ravnborg #define BBC_ES_ABT_VAL	0xffff
195a439fe51SSam Ravnborg 
196a439fe51SSam Ravnborg /* Energy Star PLL Settle Time register.  This determines the number of
197a439fe51SSam Ravnborg  * BBC clock cycles (which is half the system frequency) between the
198a439fe51SSam Ravnborg  * de-assertion of CLK_CHANGE_L[2:0] and the de-assertion of the FREEZE_L
199a439fe51SSam Ravnborg  * signal.
200a439fe51SSam Ravnborg  */
201a439fe51SSam Ravnborg #define BBC_ES_PST_VAL	0xffffffff
202a439fe51SSam Ravnborg 
203a439fe51SSam Ravnborg /* Energy Star Frequency Switch Latency register.  This is the number of
204a439fe51SSam Ravnborg  * BBC clocks between the de-assertion of CLK_CHANGE_L[2:0] and the first
205a439fe51SSam Ravnborg  * edge of the Safari clock at the new frequency.
206a439fe51SSam Ravnborg  */
207a439fe51SSam Ravnborg #define BBC_ES_FSL_VAL	0xffffffff
208a439fe51SSam Ravnborg 
209a439fe51SSam Ravnborg /* Keyboard Beep control register.  This is a simple enabler for the audio
210a439fe51SSam Ravnborg  * beep sound.
211a439fe51SSam Ravnborg  */
212a439fe51SSam Ravnborg #define BBC_KBD_BEEP_ENABLE	0x01 /* Enable beep	*/
213a439fe51SSam Ravnborg #define BBC_KBD_BEEP_RESV	0xfe /* Reserved	*/
214a439fe51SSam Ravnborg 
215a439fe51SSam Ravnborg /* Keyboard Beep Counter register.  There is a free-running counter inside
216a439fe51SSam Ravnborg  * the BBC which runs at half the system clock.  The bit set in this register
217a439fe51SSam Ravnborg  * determines when the audio sound is generated.  So for example if bit
218a439fe51SSam Ravnborg  * 10 is set, the audio beep will oscillate at 1/(2**12).  The keyboard beep
219a439fe51SSam Ravnborg  * generator automatically selects a different bit to use if the system clock
220a439fe51SSam Ravnborg  * is changed via Energy Star.
221a439fe51SSam Ravnborg  */
222a439fe51SSam Ravnborg #define BBC_KBD_BCNT_BITS	0x0007fc00
223a439fe51SSam Ravnborg #define BBC_KBC_BCNT_RESV	0xfff803ff
224a439fe51SSam Ravnborg 
225a439fe51SSam Ravnborg #endif /* _SPARC64_BBC_H */
226a439fe51SSam Ravnborg 
227