11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * arch/sh/kernel/cpu/sh4/probe.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * CPU Subtype Probing for SH-4. 51da177e4SLinus Torvalds * 626fad19dSPaul Mundt * Copyright (C) 2001 - 2007 Paul Mundt 71da177e4SLinus Torvalds * Copyright (C) 2003 Richard Curnow 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * This file is subject to the terms and conditions of the GNU General Public 101da177e4SLinus Torvalds * License. See the file "COPYING" in the main directory of this archive 111da177e4SLinus Torvalds * for more details. 121da177e4SLinus Torvalds */ 131da177e4SLinus Torvalds #include <linux/init.h> 1411c19656SPaul Mundt #include <linux/io.h> 151da177e4SLinus Torvalds #include <asm/processor.h> 161da177e4SLinus Torvalds #include <asm/cache.h> 171da177e4SLinus Torvalds 181da177e4SLinus Torvalds int __init detect_cpu_and_cache_system(void) 191da177e4SLinus Torvalds { 201da177e4SLinus Torvalds unsigned long pvr, prr, cvr; 211da177e4SLinus Torvalds unsigned long size; 221da177e4SLinus Torvalds 231da177e4SLinus Torvalds static unsigned long sizes[16] = { 241da177e4SLinus Torvalds [1] = (1 << 12), 251da177e4SLinus Torvalds [2] = (1 << 13), 261da177e4SLinus Torvalds [4] = (1 << 14), 271da177e4SLinus Torvalds [8] = (1 << 15), 281da177e4SLinus Torvalds [9] = (1 << 16) 291da177e4SLinus Torvalds }; 301da177e4SLinus Torvalds 3172c35543SPaul Mundt pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff; 321da177e4SLinus Torvalds prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff; 331da177e4SLinus Torvalds cvr = (ctrl_inl(CCN_CVR)); 341da177e4SLinus Torvalds 351da177e4SLinus Torvalds /* 361da177e4SLinus Torvalds * Setup some sane SH-4 defaults for the icache 371da177e4SLinus Torvalds */ 38*cb7af21fSPaul Mundt boot_cpu_data.icache.way_incr = (1 << 13); 39*cb7af21fSPaul Mundt boot_cpu_data.icache.entry_shift = 5; 40*cb7af21fSPaul Mundt boot_cpu_data.icache.sets = 256; 41*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 1; 42*cb7af21fSPaul Mundt boot_cpu_data.icache.linesz = L1_CACHE_BYTES; 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds /* 451da177e4SLinus Torvalds * And again for the dcache .. 461da177e4SLinus Torvalds */ 47*cb7af21fSPaul Mundt boot_cpu_data.dcache.way_incr = (1 << 14); 48*cb7af21fSPaul Mundt boot_cpu_data.dcache.entry_shift = 5; 49*cb7af21fSPaul Mundt boot_cpu_data.dcache.sets = 512; 50*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 1; 51*cb7af21fSPaul Mundt boot_cpu_data.dcache.linesz = L1_CACHE_BYTES; 521da177e4SLinus Torvalds 531da177e4SLinus Torvalds /* 5426fad19dSPaul Mundt * Setup some generic flags we can probe on SH-4A parts 5572c35543SPaul Mundt */ 5672c35543SPaul Mundt if (((pvr >> 16) & 0xff) == 0x10) { 5772c35543SPaul Mundt if ((cvr & 0x10000000) == 0) 58*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_DSP; 5972c35543SPaul Mundt 60*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_LLSC; 6172c35543SPaul Mundt } 6272c35543SPaul Mundt 6372c35543SPaul Mundt /* FPU detection works for everyone */ 6472c35543SPaul Mundt if ((cvr & 0x20000000) == 1) 65*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 6672c35543SPaul Mundt 6772c35543SPaul Mundt /* Mask off the upper chip ID */ 6872c35543SPaul Mundt pvr &= 0xffff; 6972c35543SPaul Mundt 7072c35543SPaul Mundt /* 711da177e4SLinus Torvalds * Probe the underlying processor version/revision and 721da177e4SLinus Torvalds * adjust cpu_data setup accordingly. 731da177e4SLinus Torvalds */ 741da177e4SLinus Torvalds switch (pvr) { 751da177e4SLinus Torvalds case 0x205: 76*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7750; 77*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 789b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 791da177e4SLinus Torvalds break; 801da177e4SLinus Torvalds case 0x206: 81*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7750S; 82*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 839b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 841da177e4SLinus Torvalds break; 851da177e4SLinus Torvalds case 0x1100: 86*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7751; 87*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 881da177e4SLinus Torvalds break; 895b19c908SPaul Mundt case 0x2001: 905b19c908SPaul Mundt case 0x2004: 91*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7770; 92*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 93*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 94749cf486SPaul Mundt 95*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_LLSC; 965b19c908SPaul Mundt break; 975b19c908SPaul Mundt case 0x2006: 985b19c908SPaul Mundt case 0x200A: 995b19c908SPaul Mundt if (prr == 0x61) 100*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7781; 1015b19c908SPaul Mundt else 102*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7780; 103749cf486SPaul Mundt 104*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 105*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 106749cf486SPaul Mundt 107*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 108315bb968SPaul Mundt CPU_HAS_LLSC; 1095b19c908SPaul Mundt break; 110e5723e0eSPaul Mundt case 0x3000: 111e5723e0eSPaul Mundt case 0x3003: 11241504c39SPaul Mundt case 0x3009: 113*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7343; 114*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 115*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 116*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_LLSC; 117e5723e0eSPaul Mundt break; 11832351a28SPaul Mundt case 0x3004: 11932351a28SPaul Mundt case 0x3007: 120*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7785; 121*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 122*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 123*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 12432351a28SPaul Mundt CPU_HAS_LLSC; 12532351a28SPaul Mundt break; 12641504c39SPaul Mundt case 0x3008: 12741504c39SPaul Mundt if (prr == 0xa0) { 128*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7722; 129*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 130*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 131*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_LLSC; 13241504c39SPaul Mundt } 13341504c39SPaul Mundt break; 1342b1bd1acSPaul Mundt case 0x4000: /* 1st cut */ 1352b1bd1acSPaul Mundt case 0x4001: /* 2nd cut */ 136*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SHX3; 137*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 138*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 139*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 1402b1bd1acSPaul Mundt CPU_HAS_LLSC; 1412b1bd1acSPaul Mundt break; 1421da177e4SLinus Torvalds case 0x8000: 143*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_ST40RA; 144*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 1451da177e4SLinus Torvalds break; 1461da177e4SLinus Torvalds case 0x8100: 147*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_ST40GX1; 148*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 1491da177e4SLinus Torvalds break; 1501da177e4SLinus Torvalds case 0x700: 151*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH4_501; 152*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 2; 153*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 2; 1541da177e4SLinus Torvalds break; 1551da177e4SLinus Torvalds case 0x600: 156*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH4_202; 157*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 2; 158*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 2; 159*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 1601da177e4SLinus Torvalds break; 1611da177e4SLinus Torvalds case 0x500 ... 0x501: 1621da177e4SLinus Torvalds switch (prr) { 16373388cc7SPaul Mundt case 0x10: 164*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7750R; 16573388cc7SPaul Mundt break; 16673388cc7SPaul Mundt case 0x11: 167*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7751R; 16873388cc7SPaul Mundt break; 16973388cc7SPaul Mundt case 0x50 ... 0x5f: 170*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7760; 17173388cc7SPaul Mundt break; 1721da177e4SLinus Torvalds } 1731da177e4SLinus Torvalds 174*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 2; 175*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 2; 1761da177e4SLinus Torvalds 177*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 178749cf486SPaul Mundt 1791da177e4SLinus Torvalds break; 1801da177e4SLinus Torvalds default: 181*cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH_NONE; 1821da177e4SLinus Torvalds break; 1831da177e4SLinus Torvalds } 1841da177e4SLinus Torvalds 185b638d0b9SRichard Curnow #ifdef CONFIG_SH_DIRECT_MAPPED 186*cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 1; 187*cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 1; 18811c19656SPaul Mundt #endif 18911c19656SPaul Mundt 19011c19656SPaul Mundt #ifdef CONFIG_CPU_HAS_PTEA 191*cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_PTEA; 192b638d0b9SRichard Curnow #endif 193b638d0b9SRichard Curnow 1941da177e4SLinus Torvalds /* 1951da177e4SLinus Torvalds * On anything that's not a direct-mapped cache, look to the CVR 1961da177e4SLinus Torvalds * for I/D-cache specifics. 1971da177e4SLinus Torvalds */ 198*cb7af21fSPaul Mundt if (boot_cpu_data.icache.ways > 1) { 1991da177e4SLinus Torvalds size = sizes[(cvr >> 20) & 0xf]; 200*cb7af21fSPaul Mundt boot_cpu_data.icache.way_incr = (size >> 1); 201*cb7af21fSPaul Mundt boot_cpu_data.icache.sets = (size >> 6); 202d15f4560SPaul Mundt 2031da177e4SLinus Torvalds } 2041da177e4SLinus Torvalds 205d15f4560SPaul Mundt /* And the rest of the D-cache */ 206*cb7af21fSPaul Mundt if (boot_cpu_data.dcache.ways > 1) { 2071da177e4SLinus Torvalds size = sizes[(cvr >> 16) & 0xf]; 208*cb7af21fSPaul Mundt boot_cpu_data.dcache.way_incr = (size >> 1); 209*cb7af21fSPaul Mundt boot_cpu_data.dcache.sets = (size >> 6); 2101da177e4SLinus Torvalds } 2111da177e4SLinus Torvalds 21272c35543SPaul Mundt /* 21372c35543SPaul Mundt * Setup the L2 cache desc 21472c35543SPaul Mundt * 21572c35543SPaul Mundt * SH-4A's have an optional PIPT L2. 21672c35543SPaul Mundt */ 217*cb7af21fSPaul Mundt if (boot_cpu_data.flags & CPU_HAS_L2_CACHE) { 21872c35543SPaul Mundt /* 21972c35543SPaul Mundt * Size calculation is much more sensible 22072c35543SPaul Mundt * than it is for the L1. 22172c35543SPaul Mundt * 22272c35543SPaul Mundt * Sizes are 128KB, 258KB, 512KB, and 1MB. 22372c35543SPaul Mundt */ 22472c35543SPaul Mundt size = (cvr & 0xf) << 17; 22572c35543SPaul Mundt 22672c35543SPaul Mundt BUG_ON(!size); 22772c35543SPaul Mundt 228*cb7af21fSPaul Mundt boot_cpu_data.scache.way_incr = (1 << 16); 229*cb7af21fSPaul Mundt boot_cpu_data.scache.entry_shift = 5; 230*cb7af21fSPaul Mundt boot_cpu_data.scache.ways = 4; 231*cb7af21fSPaul Mundt boot_cpu_data.scache.linesz = L1_CACHE_BYTES; 23211c19656SPaul Mundt 233*cb7af21fSPaul Mundt boot_cpu_data.scache.entry_mask = 234*cb7af21fSPaul Mundt (boot_cpu_data.scache.way_incr - 235*cb7af21fSPaul Mundt boot_cpu_data.scache.linesz); 23611c19656SPaul Mundt 237*cb7af21fSPaul Mundt boot_cpu_data.scache.sets = size / 238*cb7af21fSPaul Mundt (boot_cpu_data.scache.linesz * 239*cb7af21fSPaul Mundt boot_cpu_data.scache.ways); 24011c19656SPaul Mundt 241*cb7af21fSPaul Mundt boot_cpu_data.scache.way_size = 242*cb7af21fSPaul Mundt (boot_cpu_data.scache.sets * 243*cb7af21fSPaul Mundt boot_cpu_data.scache.linesz); 24472c35543SPaul Mundt } 24572c35543SPaul Mundt 2461da177e4SLinus Torvalds return 0; 2471da177e4SLinus Torvalds } 248