xref: /openbmc/linux/arch/sh/kernel/cpu/sh4/probe.c (revision 749cf486920bf53f16e6a6889d9635a91ffb6c82)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  * arch/sh/kernel/cpu/sh4/probe.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * CPU Subtype Probing for SH-4.
51da177e4SLinus Torvalds  *
6*749cf486SPaul Mundt  * Copyright (C) 2001 - 2005  Paul Mundt
71da177e4SLinus Torvalds  * Copyright (C) 2003  Richard Curnow
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * This file is subject to the terms and conditions of the GNU General Public
101da177e4SLinus Torvalds  * License.  See the file "COPYING" in the main directory of this archive
111da177e4SLinus Torvalds  * for more details.
121da177e4SLinus Torvalds  */
131da177e4SLinus Torvalds 
141da177e4SLinus Torvalds #include <linux/init.h>
151da177e4SLinus Torvalds #include <asm/processor.h>
161da177e4SLinus Torvalds #include <asm/cache.h>
171da177e4SLinus Torvalds #include <asm/io.h>
181da177e4SLinus Torvalds 
191da177e4SLinus Torvalds int __init detect_cpu_and_cache_system(void)
201da177e4SLinus Torvalds {
211da177e4SLinus Torvalds 	unsigned long pvr, prr, cvr;
221da177e4SLinus Torvalds 	unsigned long size;
231da177e4SLinus Torvalds 
241da177e4SLinus Torvalds 	static unsigned long sizes[16] = {
251da177e4SLinus Torvalds 		[1] = (1 << 12),
261da177e4SLinus Torvalds 		[2] = (1 << 13),
271da177e4SLinus Torvalds 		[4] = (1 << 14),
281da177e4SLinus Torvalds 		[8] = (1 << 15),
291da177e4SLinus Torvalds 		[9] = (1 << 16)
301da177e4SLinus Torvalds 	};
311da177e4SLinus Torvalds 
321da177e4SLinus Torvalds 	pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffff;
331da177e4SLinus Torvalds 	prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
341da177e4SLinus Torvalds 	cvr = (ctrl_inl(CCN_CVR));
351da177e4SLinus Torvalds 
361da177e4SLinus Torvalds 	/*
371da177e4SLinus Torvalds 	 * Setup some sane SH-4 defaults for the icache
381da177e4SLinus Torvalds 	 */
391da177e4SLinus Torvalds 	cpu_data->icache.way_incr	= (1 << 13);
401da177e4SLinus Torvalds 	cpu_data->icache.entry_shift	= 5;
411da177e4SLinus Torvalds 	cpu_data->icache.entry_mask	= 0x1fe0;
421da177e4SLinus Torvalds 	cpu_data->icache.sets		= 256;
431da177e4SLinus Torvalds 	cpu_data->icache.ways		= 1;
441da177e4SLinus Torvalds 	cpu_data->icache.linesz		= L1_CACHE_BYTES;
451da177e4SLinus Torvalds 
461da177e4SLinus Torvalds 	/*
471da177e4SLinus Torvalds 	 * And again for the dcache ..
481da177e4SLinus Torvalds 	 */
491da177e4SLinus Torvalds 	cpu_data->dcache.way_incr	= (1 << 14);
501da177e4SLinus Torvalds 	cpu_data->dcache.entry_shift	= 5;
511da177e4SLinus Torvalds 	cpu_data->dcache.entry_mask	= 0x3fe0;
521da177e4SLinus Torvalds 	cpu_data->dcache.sets		= 512;
531da177e4SLinus Torvalds 	cpu_data->dcache.ways		= 1;
541da177e4SLinus Torvalds 	cpu_data->dcache.linesz		= L1_CACHE_BYTES;
551da177e4SLinus Torvalds 
561da177e4SLinus Torvalds 	/*
571da177e4SLinus Torvalds 	 * Probe the underlying processor version/revision and
581da177e4SLinus Torvalds 	 * adjust cpu_data setup accordingly.
591da177e4SLinus Torvalds 	 */
601da177e4SLinus Torvalds 	switch (pvr) {
611da177e4SLinus Torvalds 	case 0x205:
621da177e4SLinus Torvalds 		cpu_data->type = CPU_SH7750;
63*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
64*749cf486SPaul Mundt 				   CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
651da177e4SLinus Torvalds 		break;
661da177e4SLinus Torvalds 	case 0x206:
671da177e4SLinus Torvalds 		cpu_data->type = CPU_SH7750S;
68*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
69*749cf486SPaul Mundt 				   CPU_HAS_PERF_COUNTER | CPU_HAS_PTEA;
701da177e4SLinus Torvalds 		break;
711da177e4SLinus Torvalds 	case 0x1100:
721da177e4SLinus Torvalds 		cpu_data->type = CPU_SH7751;
73*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
741da177e4SLinus Torvalds 		break;
751da177e4SLinus Torvalds 	case 0x2000:
761da177e4SLinus Torvalds 		cpu_data->type = CPU_SH73180;
771da177e4SLinus Torvalds 		cpu_data->icache.ways = 4;
781da177e4SLinus Torvalds 		cpu_data->dcache.ways = 4;
79*749cf486SPaul Mundt 
80*749cf486SPaul Mundt 		/*
81*749cf486SPaul Mundt 		 * XXX: Double check this, none of the SH-4A/SH-4AL processors
82*749cf486SPaul Mundt 		 * should have this, as it's essentially a legacy thing.
83*749cf486SPaul Mundt 		 */
84*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_PTEA;
851da177e4SLinus Torvalds 		break;
865b19c908SPaul Mundt 	case 0x2001:
875b19c908SPaul Mundt 	case 0x2004:
885b19c908SPaul Mundt 		cpu_data->type = CPU_SH7770;
895b19c908SPaul Mundt 		cpu_data->icache.ways = 4;
905b19c908SPaul Mundt 		cpu_data->dcache.ways = 4;
91*749cf486SPaul Mundt 
92*749cf486SPaul Mundt 		/* Same note as above applies here for PTEA */
93*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
945b19c908SPaul Mundt 		break;
955b19c908SPaul Mundt 	case 0x2006:
965b19c908SPaul Mundt 	case 0x200A:
975b19c908SPaul Mundt 		if (prr == 0x61)
985b19c908SPaul Mundt 			cpu_data->type = CPU_SH7781;
995b19c908SPaul Mundt 		else
1005b19c908SPaul Mundt 			cpu_data->type = CPU_SH7780;
101*749cf486SPaul Mundt 
1025b19c908SPaul Mundt 		cpu_data->icache.ways = 4;
1035b19c908SPaul Mundt 		cpu_data->dcache.ways = 4;
104*749cf486SPaul Mundt 
105*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER;
1065b19c908SPaul Mundt 		break;
1071da177e4SLinus Torvalds 	case 0x8000:
1081da177e4SLinus Torvalds 		cpu_data->type = CPU_ST40RA;
109*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
1101da177e4SLinus Torvalds 		break;
1111da177e4SLinus Torvalds 	case 0x8100:
1121da177e4SLinus Torvalds 		cpu_data->type = CPU_ST40GX1;
113*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
1141da177e4SLinus Torvalds 		break;
1151da177e4SLinus Torvalds 	case 0x700:
1161da177e4SLinus Torvalds 		cpu_data->type = CPU_SH4_501;
1171da177e4SLinus Torvalds 		cpu_data->icache.ways = 2;
1181da177e4SLinus Torvalds 		cpu_data->dcache.ways = 2;
119*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_PTEA;
1201da177e4SLinus Torvalds 		break;
1211da177e4SLinus Torvalds 	case 0x600:
1221da177e4SLinus Torvalds 		cpu_data->type = CPU_SH4_202;
1231da177e4SLinus Torvalds 		cpu_data->icache.ways = 2;
1241da177e4SLinus Torvalds 		cpu_data->dcache.ways = 2;
125*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
1261da177e4SLinus Torvalds 		break;
1271da177e4SLinus Torvalds 	case 0x500 ... 0x501:
1281da177e4SLinus Torvalds 		switch (prr) {
12973388cc7SPaul Mundt 		case 0x10:
13073388cc7SPaul Mundt 			cpu_data->type = CPU_SH7750R;
13173388cc7SPaul Mundt 			break;
13273388cc7SPaul Mundt 		case 0x11:
13373388cc7SPaul Mundt 			cpu_data->type = CPU_SH7751R;
13473388cc7SPaul Mundt 			break;
13573388cc7SPaul Mundt 		case 0x50 ... 0x5f:
13673388cc7SPaul Mundt 			cpu_data->type = CPU_SH7760;
13773388cc7SPaul Mundt 			break;
1381da177e4SLinus Torvalds 		}
1391da177e4SLinus Torvalds 
1401da177e4SLinus Torvalds 		cpu_data->icache.ways = 2;
1411da177e4SLinus Torvalds 		cpu_data->dcache.ways = 2;
1421da177e4SLinus Torvalds 
143*749cf486SPaul Mundt 		cpu_data->flags |= CPU_HAS_FPU | CPU_HAS_PTEA;
144*749cf486SPaul Mundt 
1451da177e4SLinus Torvalds 		break;
1461da177e4SLinus Torvalds 	default:
1471da177e4SLinus Torvalds 		cpu_data->type = CPU_SH_NONE;
1481da177e4SLinus Torvalds 		break;
1491da177e4SLinus Torvalds 	}
1501da177e4SLinus Torvalds 
151b638d0b9SRichard Curnow #ifdef CONFIG_SH_DIRECT_MAPPED
152b638d0b9SRichard Curnow 	cpu_data->icache.ways = 1;
153b638d0b9SRichard Curnow 	cpu_data->dcache.ways = 1;
154b638d0b9SRichard Curnow #endif
155b638d0b9SRichard Curnow 
1561da177e4SLinus Torvalds 	/*
1571da177e4SLinus Torvalds 	 * On anything that's not a direct-mapped cache, look to the CVR
1581da177e4SLinus Torvalds 	 * for I/D-cache specifics.
1591da177e4SLinus Torvalds 	 */
1601da177e4SLinus Torvalds 	if (cpu_data->icache.ways > 1) {
1611da177e4SLinus Torvalds 		size = sizes[(cvr >> 20) & 0xf];
1621da177e4SLinus Torvalds 		cpu_data->icache.way_incr	= (size >> 1);
1631da177e4SLinus Torvalds 		cpu_data->icache.sets		= (size >> 6);
1641da177e4SLinus Torvalds 		cpu_data->icache.entry_mask	=
1651da177e4SLinus Torvalds 			(cpu_data->icache.way_incr - (1 << 5));
1661da177e4SLinus Torvalds 	}
1671da177e4SLinus Torvalds 
168b638d0b9SRichard Curnow 	cpu_data->icache.way_size = cpu_data->icache.sets *
169b638d0b9SRichard Curnow 				    cpu_data->icache.linesz;
170b638d0b9SRichard Curnow 
1711da177e4SLinus Torvalds 	if (cpu_data->dcache.ways > 1) {
1721da177e4SLinus Torvalds 		size = sizes[(cvr >> 16) & 0xf];
1731da177e4SLinus Torvalds 		cpu_data->dcache.way_incr	= (size >> 1);
1741da177e4SLinus Torvalds 		cpu_data->dcache.sets		= (size >> 6);
1751da177e4SLinus Torvalds 		cpu_data->dcache.entry_mask	=
1761da177e4SLinus Torvalds 			(cpu_data->dcache.way_incr - (1 << 5));
1771da177e4SLinus Torvalds 	}
1781da177e4SLinus Torvalds 
179b638d0b9SRichard Curnow 	cpu_data->dcache.way_size = cpu_data->dcache.sets *
180b638d0b9SRichard Curnow 				    cpu_data->dcache.linesz;
181b638d0b9SRichard Curnow 
1821da177e4SLinus Torvalds 	return 0;
1831da177e4SLinus Torvalds }
1841da177e4SLinus Torvalds 
185