11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * arch/sh/kernel/cpu/sh4/probe.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * CPU Subtype Probing for SH-4. 51da177e4SLinus Torvalds * 61da177e4SLinus Torvalds * Copyright (C) 2001, 2002, 2003, 2004 Paul Mundt 71da177e4SLinus Torvalds * Copyright (C) 2003 Richard Curnow 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * This file is subject to the terms and conditions of the GNU General Public 101da177e4SLinus Torvalds * License. See the file "COPYING" in the main directory of this archive 111da177e4SLinus Torvalds * for more details. 121da177e4SLinus Torvalds */ 131da177e4SLinus Torvalds 141da177e4SLinus Torvalds #include <linux/init.h> 151da177e4SLinus Torvalds #include <asm/processor.h> 161da177e4SLinus Torvalds #include <asm/cache.h> 171da177e4SLinus Torvalds #include <asm/io.h> 181da177e4SLinus Torvalds 191da177e4SLinus Torvalds int __init detect_cpu_and_cache_system(void) 201da177e4SLinus Torvalds { 211da177e4SLinus Torvalds unsigned long pvr, prr, cvr; 221da177e4SLinus Torvalds unsigned long size; 231da177e4SLinus Torvalds 241da177e4SLinus Torvalds static unsigned long sizes[16] = { 251da177e4SLinus Torvalds [1] = (1 << 12), 261da177e4SLinus Torvalds [2] = (1 << 13), 271da177e4SLinus Torvalds [4] = (1 << 14), 281da177e4SLinus Torvalds [8] = (1 << 15), 291da177e4SLinus Torvalds [9] = (1 << 16) 301da177e4SLinus Torvalds }; 311da177e4SLinus Torvalds 321da177e4SLinus Torvalds pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffff; 331da177e4SLinus Torvalds prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff; 341da177e4SLinus Torvalds cvr = (ctrl_inl(CCN_CVR)); 351da177e4SLinus Torvalds 361da177e4SLinus Torvalds /* 371da177e4SLinus Torvalds * Setup some sane SH-4 defaults for the icache 381da177e4SLinus Torvalds */ 391da177e4SLinus Torvalds cpu_data->icache.way_incr = (1 << 13); 401da177e4SLinus Torvalds cpu_data->icache.entry_shift = 5; 411da177e4SLinus Torvalds cpu_data->icache.entry_mask = 0x1fe0; 421da177e4SLinus Torvalds cpu_data->icache.sets = 256; 431da177e4SLinus Torvalds cpu_data->icache.ways = 1; 441da177e4SLinus Torvalds cpu_data->icache.linesz = L1_CACHE_BYTES; 451da177e4SLinus Torvalds 461da177e4SLinus Torvalds /* 471da177e4SLinus Torvalds * And again for the dcache .. 481da177e4SLinus Torvalds */ 491da177e4SLinus Torvalds cpu_data->dcache.way_incr = (1 << 14); 501da177e4SLinus Torvalds cpu_data->dcache.entry_shift = 5; 511da177e4SLinus Torvalds cpu_data->dcache.entry_mask = 0x3fe0; 521da177e4SLinus Torvalds cpu_data->dcache.sets = 512; 531da177e4SLinus Torvalds cpu_data->dcache.ways = 1; 541da177e4SLinus Torvalds cpu_data->dcache.linesz = L1_CACHE_BYTES; 551da177e4SLinus Torvalds 561da177e4SLinus Torvalds /* Set the FPU flag, virtually all SH-4's have one */ 571da177e4SLinus Torvalds cpu_data->flags |= CPU_HAS_FPU; 581da177e4SLinus Torvalds 591da177e4SLinus Torvalds /* 601da177e4SLinus Torvalds * Probe the underlying processor version/revision and 611da177e4SLinus Torvalds * adjust cpu_data setup accordingly. 621da177e4SLinus Torvalds */ 631da177e4SLinus Torvalds switch (pvr) { 641da177e4SLinus Torvalds case 0x205: 651da177e4SLinus Torvalds cpu_data->type = CPU_SH7750; 661da177e4SLinus Torvalds cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_PERF_COUNTER; 671da177e4SLinus Torvalds break; 681da177e4SLinus Torvalds case 0x206: 691da177e4SLinus Torvalds cpu_data->type = CPU_SH7750S; 701da177e4SLinus Torvalds cpu_data->flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_PERF_COUNTER; 711da177e4SLinus Torvalds break; 721da177e4SLinus Torvalds case 0x1100: 731da177e4SLinus Torvalds cpu_data->type = CPU_SH7751; 741da177e4SLinus Torvalds break; 751da177e4SLinus Torvalds case 0x2000: 761da177e4SLinus Torvalds cpu_data->type = CPU_SH73180; 771da177e4SLinus Torvalds cpu_data->icache.ways = 4; 781da177e4SLinus Torvalds cpu_data->dcache.ways = 4; 791da177e4SLinus Torvalds cpu_data->flags &= ~CPU_HAS_FPU; 801da177e4SLinus Torvalds break; 811da177e4SLinus Torvalds case 0x8000: 821da177e4SLinus Torvalds cpu_data->type = CPU_ST40RA; 831da177e4SLinus Torvalds break; 841da177e4SLinus Torvalds case 0x8100: 851da177e4SLinus Torvalds cpu_data->type = CPU_ST40GX1; 861da177e4SLinus Torvalds break; 871da177e4SLinus Torvalds case 0x700: 881da177e4SLinus Torvalds cpu_data->type = CPU_SH4_501; 891da177e4SLinus Torvalds cpu_data->icache.ways = 2; 901da177e4SLinus Torvalds cpu_data->dcache.ways = 2; 911da177e4SLinus Torvalds 921da177e4SLinus Torvalds /* No FPU on the SH4-500 series.. */ 931da177e4SLinus Torvalds cpu_data->flags &= ~CPU_HAS_FPU; 941da177e4SLinus Torvalds break; 951da177e4SLinus Torvalds case 0x600: 961da177e4SLinus Torvalds cpu_data->type = CPU_SH4_202; 971da177e4SLinus Torvalds cpu_data->icache.ways = 2; 981da177e4SLinus Torvalds cpu_data->dcache.ways = 2; 991da177e4SLinus Torvalds break; 1001da177e4SLinus Torvalds case 0x500 ... 0x501: 1011da177e4SLinus Torvalds switch (prr) { 102*73388cc7SPaul Mundt case 0x10: 103*73388cc7SPaul Mundt cpu_data->type = CPU_SH7750R; 104*73388cc7SPaul Mundt break; 105*73388cc7SPaul Mundt case 0x11: 106*73388cc7SPaul Mundt cpu_data->type = CPU_SH7751R; 107*73388cc7SPaul Mundt break; 108*73388cc7SPaul Mundt case 0x50 ... 0x5f: 109*73388cc7SPaul Mundt cpu_data->type = CPU_SH7760; 110*73388cc7SPaul Mundt break; 1111da177e4SLinus Torvalds } 1121da177e4SLinus Torvalds 1131da177e4SLinus Torvalds cpu_data->icache.ways = 2; 1141da177e4SLinus Torvalds cpu_data->dcache.ways = 2; 1151da177e4SLinus Torvalds 1161da177e4SLinus Torvalds break; 1171da177e4SLinus Torvalds default: 1181da177e4SLinus Torvalds cpu_data->type = CPU_SH_NONE; 1191da177e4SLinus Torvalds break; 1201da177e4SLinus Torvalds } 1211da177e4SLinus Torvalds 122b638d0b9SRichard Curnow #ifdef CONFIG_SH_DIRECT_MAPPED 123b638d0b9SRichard Curnow cpu_data->icache.ways = 1; 124b638d0b9SRichard Curnow cpu_data->dcache.ways = 1; 125b638d0b9SRichard Curnow #endif 126b638d0b9SRichard Curnow 1271da177e4SLinus Torvalds /* 1281da177e4SLinus Torvalds * On anything that's not a direct-mapped cache, look to the CVR 1291da177e4SLinus Torvalds * for I/D-cache specifics. 1301da177e4SLinus Torvalds */ 1311da177e4SLinus Torvalds if (cpu_data->icache.ways > 1) { 1321da177e4SLinus Torvalds size = sizes[(cvr >> 20) & 0xf]; 1331da177e4SLinus Torvalds cpu_data->icache.way_incr = (size >> 1); 1341da177e4SLinus Torvalds cpu_data->icache.sets = (size >> 6); 1351da177e4SLinus Torvalds cpu_data->icache.entry_mask = 1361da177e4SLinus Torvalds (cpu_data->icache.way_incr - (1 << 5)); 1371da177e4SLinus Torvalds } 1381da177e4SLinus Torvalds 139b638d0b9SRichard Curnow cpu_data->icache.way_size = cpu_data->icache.sets * 140b638d0b9SRichard Curnow cpu_data->icache.linesz; 141b638d0b9SRichard Curnow 1421da177e4SLinus Torvalds if (cpu_data->dcache.ways > 1) { 1431da177e4SLinus Torvalds size = sizes[(cvr >> 16) & 0xf]; 1441da177e4SLinus Torvalds cpu_data->dcache.way_incr = (size >> 1); 1451da177e4SLinus Torvalds cpu_data->dcache.sets = (size >> 6); 1461da177e4SLinus Torvalds cpu_data->dcache.entry_mask = 1471da177e4SLinus Torvalds (cpu_data->dcache.way_incr - (1 << 5)); 1481da177e4SLinus Torvalds } 1491da177e4SLinus Torvalds 150b638d0b9SRichard Curnow cpu_data->dcache.way_size = cpu_data->dcache.sets * 151b638d0b9SRichard Curnow cpu_data->dcache.linesz; 152b638d0b9SRichard Curnow 1531da177e4SLinus Torvalds return 0; 1541da177e4SLinus Torvalds } 1551da177e4SLinus Torvalds 156