xref: /openbmc/linux/arch/sh/kernel/cpu/sh4/probe.c (revision 538e790605be792fc90fe29db42f7e404ab7e5cc)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  * arch/sh/kernel/cpu/sh4/probe.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * CPU Subtype Probing for SH-4.
51da177e4SLinus Torvalds  *
626fad19dSPaul Mundt  * Copyright (C) 2001 - 2007  Paul Mundt
71da177e4SLinus Torvalds  * Copyright (C) 2003  Richard Curnow
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * This file is subject to the terms and conditions of the GNU General Public
101da177e4SLinus Torvalds  * License.  See the file "COPYING" in the main directory of this archive
111da177e4SLinus Torvalds  * for more details.
121da177e4SLinus Torvalds  */
131da177e4SLinus Torvalds #include <linux/init.h>
1411c19656SPaul Mundt #include <linux/io.h>
151da177e4SLinus Torvalds #include <asm/processor.h>
161da177e4SLinus Torvalds #include <asm/cache.h>
171da177e4SLinus Torvalds 
18a9079ca0SPaul Mundt void __cpuinit cpu_probe(void)
191da177e4SLinus Torvalds {
201da177e4SLinus Torvalds 	unsigned long pvr, prr, cvr;
211da177e4SLinus Torvalds 	unsigned long size;
221da177e4SLinus Torvalds 
231da177e4SLinus Torvalds 	static unsigned long sizes[16] = {
241da177e4SLinus Torvalds 		[1] = (1 << 12),
251da177e4SLinus Torvalds 		[2] = (1 << 13),
261da177e4SLinus Torvalds 		[4] = (1 << 14),
271da177e4SLinus Torvalds 		[8] = (1 << 15),
281da177e4SLinus Torvalds 		[9] = (1 << 16)
291da177e4SLinus Torvalds 	};
301da177e4SLinus Torvalds 
319d56dd3bSPaul Mundt 	pvr = (__raw_readl(CCN_PVR) >> 8) & 0xffffff;
329d56dd3bSPaul Mundt 	prr = (__raw_readl(CCN_PRR) >> 4) & 0xff;
339d56dd3bSPaul Mundt 	cvr = (__raw_readl(CCN_CVR));
341da177e4SLinus Torvalds 
351da177e4SLinus Torvalds 	/*
361da177e4SLinus Torvalds 	 * Setup some sane SH-4 defaults for the icache
371da177e4SLinus Torvalds 	 */
38cb7af21fSPaul Mundt 	boot_cpu_data.icache.way_incr		= (1 << 13);
39cb7af21fSPaul Mundt 	boot_cpu_data.icache.entry_shift	= 5;
40cb7af21fSPaul Mundt 	boot_cpu_data.icache.sets		= 256;
41cb7af21fSPaul Mundt 	boot_cpu_data.icache.ways		= 1;
42cb7af21fSPaul Mundt 	boot_cpu_data.icache.linesz		= L1_CACHE_BYTES;
431da177e4SLinus Torvalds 
441da177e4SLinus Torvalds 	/*
451da177e4SLinus Torvalds 	 * And again for the dcache ..
461da177e4SLinus Torvalds 	 */
47cb7af21fSPaul Mundt 	boot_cpu_data.dcache.way_incr		= (1 << 14);
48cb7af21fSPaul Mundt 	boot_cpu_data.dcache.entry_shift	= 5;
49cb7af21fSPaul Mundt 	boot_cpu_data.dcache.sets		= 512;
50cb7af21fSPaul Mundt 	boot_cpu_data.dcache.ways		= 1;
51cb7af21fSPaul Mundt 	boot_cpu_data.dcache.linesz		= L1_CACHE_BYTES;
521da177e4SLinus Torvalds 
53068f5914SPaul Mundt 	/* We don't know the chip cut */
54068f5914SPaul Mundt 	boot_cpu_data.cut_major = boot_cpu_data.cut_minor = -1;
55068f5914SPaul Mundt 
561da177e4SLinus Torvalds 	/*
5726fad19dSPaul Mundt 	 * Setup some generic flags we can probe on SH-4A parts
5872c35543SPaul Mundt 	 */
59068f5914SPaul Mundt 	if (((pvr >> 16) & 0xff) == 0x10) {
60e82da214SPaul Mundt 		boot_cpu_data.family = CPU_FAMILY_SH4A;
61e82da214SPaul Mundt 
62e82da214SPaul Mundt 		if ((cvr & 0x10000000) == 0) {
63cb7af21fSPaul Mundt 			boot_cpu_data.flags |= CPU_HAS_DSP;
64e82da214SPaul Mundt 			boot_cpu_data.family = CPU_FAMILY_SH4AL_DSP;
65e82da214SPaul Mundt 		}
6672c35543SPaul Mundt 
670bf8513eSPaul Mundt 		boot_cpu_data.flags |= CPU_HAS_LLSC | CPU_HAS_PERF_COUNTER;
68068f5914SPaul Mundt 		boot_cpu_data.cut_major = pvr & 0x7f;
690bf8513eSPaul Mundt 
700bf8513eSPaul Mundt 		boot_cpu_data.icache.ways = 4;
710bf8513eSPaul Mundt 		boot_cpu_data.dcache.ways = 4;
720bf8513eSPaul Mundt 	} else {
730bf8513eSPaul Mundt 		/* And some SH-4 defaults.. */
74bdc27300SPaul Mundt 		boot_cpu_data.flags |= CPU_HAS_PTEA | CPU_HAS_FPU;
75e82da214SPaul Mundt 		boot_cpu_data.family = CPU_FAMILY_SH4;
7672c35543SPaul Mundt 	}
7772c35543SPaul Mundt 
78bdc27300SPaul Mundt 	/* FPU detection works for almost everyone */
790bf8513eSPaul Mundt 	if ((cvr & 0x20000000))
80cb7af21fSPaul Mundt 		boot_cpu_data.flags |= CPU_HAS_FPU;
8172c35543SPaul Mundt 
8272c35543SPaul Mundt 	/* Mask off the upper chip ID */
8372c35543SPaul Mundt 	pvr &= 0xffff;
8472c35543SPaul Mundt 
8572c35543SPaul Mundt 	/*
861da177e4SLinus Torvalds 	 * Probe the underlying processor version/revision and
871da177e4SLinus Torvalds 	 * adjust cpu_data setup accordingly.
881da177e4SLinus Torvalds 	 */
891da177e4SLinus Torvalds 	switch (pvr) {
901da177e4SLinus Torvalds 	case 0x205:
91cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH7750;
920bf8513eSPaul Mundt 		boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG |
939b3a53abSStuart Menefy 				       CPU_HAS_PERF_COUNTER;
941da177e4SLinus Torvalds 		break;
951da177e4SLinus Torvalds 	case 0x206:
96cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH7750S;
970bf8513eSPaul Mundt 		boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG |
989b3a53abSStuart Menefy 				       CPU_HAS_PERF_COUNTER;
991da177e4SLinus Torvalds 		break;
1001da177e4SLinus Torvalds 	case 0x1100:
101cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH7751;
1021da177e4SLinus Torvalds 		break;
1035b19c908SPaul Mundt 	case 0x2001:
1045b19c908SPaul Mundt 	case 0x2004:
105cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH7770;
1065b19c908SPaul Mundt 		break;
1075b19c908SPaul Mundt 	case 0x2006:
1085b19c908SPaul Mundt 	case 0x200A:
1095b19c908SPaul Mundt 		if (prr == 0x61)
110cb7af21fSPaul Mundt 			boot_cpu_data.type = CPU_SH7781;
1117d740a06SYoshihiro Shimoda 		else if (prr == 0xa1)
1127d740a06SYoshihiro Shimoda 			boot_cpu_data.type = CPU_SH7763;
1135b19c908SPaul Mundt 		else
114cb7af21fSPaul Mundt 			boot_cpu_data.type = CPU_SH7780;
115749cf486SPaul Mundt 
1165b19c908SPaul Mundt 		break;
117e5723e0eSPaul Mundt 	case 0x3000:
118e5723e0eSPaul Mundt 	case 0x3003:
11941504c39SPaul Mundt 	case 0x3009:
120cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH7343;
121e5723e0eSPaul Mundt 		break;
12232351a28SPaul Mundt 	case 0x3004:
12332351a28SPaul Mundt 	case 0x3007:
124cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH7785;
12532351a28SPaul Mundt 		break;
12655ba99ebSKuninori Morimoto 	case 0x4004:
1277f33306eSMatt Fleming 	case 0x4005:
12855ba99ebSKuninori Morimoto 		boot_cpu_data.type = CPU_SH7786;
1290bf8513eSPaul Mundt 		boot_cpu_data.flags |= CPU_HAS_PTEAEX | CPU_HAS_L2_CACHE;
13055ba99ebSKuninori Morimoto 		break;
13141504c39SPaul Mundt 	case 0x3008:
132178dd0cdSPaul Mundt 		switch (prr) {
133178dd0cdSPaul Mundt 		case 0x50:
134b76baf4cSMagnus Damm 		case 0x51:
135178dd0cdSPaul Mundt 			boot_cpu_data.type = CPU_SH7723;
1360bf8513eSPaul Mundt 			boot_cpu_data.flags |= CPU_HAS_L2_CACHE;
137178dd0cdSPaul Mundt 			break;
138178dd0cdSPaul Mundt 		case 0x70:
1399109a30eSMagnus Damm 			boot_cpu_data.type = CPU_SH7366;
140178dd0cdSPaul Mundt 			break;
141178dd0cdSPaul Mundt 		case 0xa0:
142178dd0cdSPaul Mundt 		case 0xa1:
143178dd0cdSPaul Mundt 			boot_cpu_data.type = CPU_SH7722;
144178dd0cdSPaul Mundt 			break;
1459109a30eSMagnus Damm 		}
14641504c39SPaul Mundt 		break;
1470207a2efSKuninori Morimoto 	case 0x300b:
148c01f0f1aSYoshihiro Shimoda 		switch (prr) {
149c01f0f1aSYoshihiro Shimoda 		case 0x20:
1500207a2efSKuninori Morimoto 			boot_cpu_data.type = CPU_SH7724;
1510bf8513eSPaul Mundt 			boot_cpu_data.flags |= CPU_HAS_L2_CACHE;
1520207a2efSKuninori Morimoto 			break;
153e81e5ce2SYoshihiro Shimoda 		case 0x10:
154*538e7906SYoshihiro Shimoda 		case 0x11:
155c01f0f1aSYoshihiro Shimoda 			boot_cpu_data.type = CPU_SH7757;
156c01f0f1aSYoshihiro Shimoda 			break;
157c01f0f1aSYoshihiro Shimoda 		}
158c01f0f1aSYoshihiro Shimoda 		break;
1592b1bd1acSPaul Mundt 	case 0x4000:	/* 1st cut */
1602b1bd1acSPaul Mundt 	case 0x4001:	/* 2nd cut */
161cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SHX3;
1622b1bd1acSPaul Mundt 		break;
1631da177e4SLinus Torvalds 	case 0x700:
164cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH4_501;
165bdc27300SPaul Mundt 		boot_cpu_data.flags &= ~CPU_HAS_FPU;
166cb7af21fSPaul Mundt 		boot_cpu_data.icache.ways = 2;
167cb7af21fSPaul Mundt 		boot_cpu_data.dcache.ways = 2;
1681da177e4SLinus Torvalds 		break;
1691da177e4SLinus Torvalds 	case 0x600:
170cb7af21fSPaul Mundt 		boot_cpu_data.type = CPU_SH4_202;
171cb7af21fSPaul Mundt 		boot_cpu_data.icache.ways = 2;
172cb7af21fSPaul Mundt 		boot_cpu_data.dcache.ways = 2;
1731da177e4SLinus Torvalds 		break;
1741da177e4SLinus Torvalds 	case 0x500 ... 0x501:
1751da177e4SLinus Torvalds 		switch (prr) {
17673388cc7SPaul Mundt 		case 0x10:
177cb7af21fSPaul Mundt 			boot_cpu_data.type = CPU_SH7750R;
17873388cc7SPaul Mundt 			break;
17973388cc7SPaul Mundt 		case 0x11:
180cb7af21fSPaul Mundt 			boot_cpu_data.type = CPU_SH7751R;
18173388cc7SPaul Mundt 			break;
18273388cc7SPaul Mundt 		case 0x50 ... 0x5f:
183cb7af21fSPaul Mundt 			boot_cpu_data.type = CPU_SH7760;
18473388cc7SPaul Mundt 			break;
1851da177e4SLinus Torvalds 		}
1861da177e4SLinus Torvalds 
187cb7af21fSPaul Mundt 		boot_cpu_data.icache.ways = 2;
188cb7af21fSPaul Mundt 		boot_cpu_data.dcache.ways = 2;
1891da177e4SLinus Torvalds 
1901da177e4SLinus Torvalds 		break;
1911da177e4SLinus Torvalds 	}
1921da177e4SLinus Torvalds 
1931da177e4SLinus Torvalds 	/*
1941da177e4SLinus Torvalds 	 * On anything that's not a direct-mapped cache, look to the CVR
1951da177e4SLinus Torvalds 	 * for I/D-cache specifics.
1961da177e4SLinus Torvalds 	 */
197cb7af21fSPaul Mundt 	if (boot_cpu_data.icache.ways > 1) {
1981da177e4SLinus Torvalds 		size = sizes[(cvr >> 20) & 0xf];
199cb7af21fSPaul Mundt 		boot_cpu_data.icache.way_incr	= (size >> 1);
200cb7af21fSPaul Mundt 		boot_cpu_data.icache.sets	= (size >> 6);
201d15f4560SPaul Mundt 
2021da177e4SLinus Torvalds 	}
2031da177e4SLinus Torvalds 
204d15f4560SPaul Mundt 	/* And the rest of the D-cache */
205cb7af21fSPaul Mundt 	if (boot_cpu_data.dcache.ways > 1) {
2061da177e4SLinus Torvalds 		size = sizes[(cvr >> 16) & 0xf];
207cb7af21fSPaul Mundt 		boot_cpu_data.dcache.way_incr	= (size >> 1);
208cb7af21fSPaul Mundt 		boot_cpu_data.dcache.sets	= (size >> 6);
2091da177e4SLinus Torvalds 	}
2101da177e4SLinus Torvalds 
21172c35543SPaul Mundt 	/*
21272c35543SPaul Mundt 	 * SH-4A's have an optional PIPT L2.
21372c35543SPaul Mundt 	 */
214cb7af21fSPaul Mundt 	if (boot_cpu_data.flags & CPU_HAS_L2_CACHE) {
2157863d3f7SPaul Mundt 		/*
2167863d3f7SPaul Mundt 		 * Verify that it really has something hooked up, this
2177863d3f7SPaul Mundt 		 * is the safety net for CPUs that have optional L2
2187863d3f7SPaul Mundt 		 * support yet do not implement it.
2197863d3f7SPaul Mundt 		 */
2207863d3f7SPaul Mundt 		if ((cvr & 0xf) == 0)
2217863d3f7SPaul Mundt 			boot_cpu_data.flags &= ~CPU_HAS_L2_CACHE;
2227863d3f7SPaul Mundt 		else {
2237863d3f7SPaul Mundt 			/*
2247863d3f7SPaul Mundt 			 * Silicon and specifications have clearly never
2257863d3f7SPaul Mundt 			 * met..
2267863d3f7SPaul Mundt 			 */
227440fc172SPaul Mundt 			cvr ^= 0xf;
228440fc172SPaul Mundt 
22972c35543SPaul Mundt 			/*
23072c35543SPaul Mundt 			 * Size calculation is much more sensible
23172c35543SPaul Mundt 			 * than it is for the L1.
23272c35543SPaul Mundt 			 *
23388f73d22SPaul Mundt 			 * Sizes are 128KB, 256KB, 512KB, and 1MB.
23472c35543SPaul Mundt 			 */
23572c35543SPaul Mundt 			size = (cvr & 0xf) << 17;
23672c35543SPaul Mundt 
237cb7af21fSPaul Mundt 			boot_cpu_data.scache.way_incr		= (1 << 16);
238cb7af21fSPaul Mundt 			boot_cpu_data.scache.entry_shift	= 5;
239cb7af21fSPaul Mundt 			boot_cpu_data.scache.ways		= 4;
240cb7af21fSPaul Mundt 			boot_cpu_data.scache.linesz		= L1_CACHE_BYTES;
24111c19656SPaul Mundt 
242cb7af21fSPaul Mundt 			boot_cpu_data.scache.entry_mask	=
243cb7af21fSPaul Mundt 				(boot_cpu_data.scache.way_incr -
244cb7af21fSPaul Mundt 				 boot_cpu_data.scache.linesz);
24511c19656SPaul Mundt 
246cb7af21fSPaul Mundt 			boot_cpu_data.scache.sets	= size /
247cb7af21fSPaul Mundt 				(boot_cpu_data.scache.linesz *
248cb7af21fSPaul Mundt 				 boot_cpu_data.scache.ways);
24911c19656SPaul Mundt 
250cb7af21fSPaul Mundt 			boot_cpu_data.scache.way_size	=
251cb7af21fSPaul Mundt 				(boot_cpu_data.scache.sets *
252cb7af21fSPaul Mundt 				 boot_cpu_data.scache.linesz);
25372c35543SPaul Mundt 		}
2547863d3f7SPaul Mundt 	}
2551da177e4SLinus Torvalds }
256