11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * arch/sh/kernel/cpu/sh4/probe.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * CPU Subtype Probing for SH-4. 51da177e4SLinus Torvalds * 6e5723e0eSPaul Mundt * Copyright (C) 2001 - 2006 Paul Mundt 71da177e4SLinus Torvalds * Copyright (C) 2003 Richard Curnow 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * This file is subject to the terms and conditions of the GNU General Public 101da177e4SLinus Torvalds * License. See the file "COPYING" in the main directory of this archive 111da177e4SLinus Torvalds * for more details. 121da177e4SLinus Torvalds */ 131da177e4SLinus Torvalds #include <linux/init.h> 1411c19656SPaul Mundt #include <linux/io.h> 151da177e4SLinus Torvalds #include <asm/processor.h> 161da177e4SLinus Torvalds #include <asm/cache.h> 171da177e4SLinus Torvalds 181da177e4SLinus Torvalds int __init detect_cpu_and_cache_system(void) 191da177e4SLinus Torvalds { 201da177e4SLinus Torvalds unsigned long pvr, prr, cvr; 211da177e4SLinus Torvalds unsigned long size; 221da177e4SLinus Torvalds 231da177e4SLinus Torvalds static unsigned long sizes[16] = { 241da177e4SLinus Torvalds [1] = (1 << 12), 251da177e4SLinus Torvalds [2] = (1 << 13), 261da177e4SLinus Torvalds [4] = (1 << 14), 271da177e4SLinus Torvalds [8] = (1 << 15), 281da177e4SLinus Torvalds [9] = (1 << 16) 291da177e4SLinus Torvalds }; 301da177e4SLinus Torvalds 3172c35543SPaul Mundt pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff; 321da177e4SLinus Torvalds prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff; 331da177e4SLinus Torvalds cvr = (ctrl_inl(CCN_CVR)); 341da177e4SLinus Torvalds 351da177e4SLinus Torvalds /* 361da177e4SLinus Torvalds * Setup some sane SH-4 defaults for the icache 371da177e4SLinus Torvalds */ 3811c19656SPaul Mundt current_cpu_data.icache.way_incr = (1 << 13); 3911c19656SPaul Mundt current_cpu_data.icache.entry_shift = 5; 4011c19656SPaul Mundt current_cpu_data.icache.sets = 256; 4111c19656SPaul Mundt current_cpu_data.icache.ways = 1; 4211c19656SPaul Mundt current_cpu_data.icache.linesz = L1_CACHE_BYTES; 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds /* 451da177e4SLinus Torvalds * And again for the dcache .. 461da177e4SLinus Torvalds */ 4711c19656SPaul Mundt current_cpu_data.dcache.way_incr = (1 << 14); 4811c19656SPaul Mundt current_cpu_data.dcache.entry_shift = 5; 4911c19656SPaul Mundt current_cpu_data.dcache.sets = 512; 5011c19656SPaul Mundt current_cpu_data.dcache.ways = 1; 5111c19656SPaul Mundt current_cpu_data.dcache.linesz = L1_CACHE_BYTES; 521da177e4SLinus Torvalds 531da177e4SLinus Torvalds /* 5472c35543SPaul Mundt * Setup some generic flags we can probe 5572c35543SPaul Mundt * (L2 and DSP detection only work on SH-4A) 5672c35543SPaul Mundt */ 5772c35543SPaul Mundt if (((pvr >> 16) & 0xff) == 0x10) { 5872c35543SPaul Mundt if ((cvr & 0x02000000) == 0) 5911c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_L2_CACHE; 6072c35543SPaul Mundt if ((cvr & 0x10000000) == 0) 6111c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_DSP; 6272c35543SPaul Mundt 6311c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 6472c35543SPaul Mundt } 6572c35543SPaul Mundt 6672c35543SPaul Mundt /* FPU detection works for everyone */ 6772c35543SPaul Mundt if ((cvr & 0x20000000) == 1) 6811c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 6972c35543SPaul Mundt 7072c35543SPaul Mundt /* Mask off the upper chip ID */ 7172c35543SPaul Mundt pvr &= 0xffff; 7272c35543SPaul Mundt 7372c35543SPaul Mundt /* 741da177e4SLinus Torvalds * Probe the underlying processor version/revision and 751da177e4SLinus Torvalds * adjust cpu_data setup accordingly. 761da177e4SLinus Torvalds */ 771da177e4SLinus Torvalds switch (pvr) { 781da177e4SLinus Torvalds case 0x205: 7911c19656SPaul Mundt current_cpu_data.type = CPU_SH7750; 8011c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 819b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 821da177e4SLinus Torvalds break; 831da177e4SLinus Torvalds case 0x206: 8411c19656SPaul Mundt current_cpu_data.type = CPU_SH7750S; 8511c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 869b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 871da177e4SLinus Torvalds break; 881da177e4SLinus Torvalds case 0x1100: 8911c19656SPaul Mundt current_cpu_data.type = CPU_SH7751; 9011c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 911da177e4SLinus Torvalds break; 921da177e4SLinus Torvalds case 0x2000: 9311c19656SPaul Mundt current_cpu_data.type = CPU_SH73180; 9411c19656SPaul Mundt current_cpu_data.icache.ways = 4; 9511c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 9611c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 971da177e4SLinus Torvalds break; 985b19c908SPaul Mundt case 0x2001: 995b19c908SPaul Mundt case 0x2004: 10011c19656SPaul Mundt current_cpu_data.type = CPU_SH7770; 10111c19656SPaul Mundt current_cpu_data.icache.ways = 4; 10211c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 103749cf486SPaul Mundt 10411c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_LLSC; 1055b19c908SPaul Mundt break; 1065b19c908SPaul Mundt case 0x2006: 1075b19c908SPaul Mundt case 0x200A: 1085b19c908SPaul Mundt if (prr == 0x61) 10911c19656SPaul Mundt current_cpu_data.type = CPU_SH7781; 1105b19c908SPaul Mundt else 11111c19656SPaul Mundt current_cpu_data.type = CPU_SH7780; 112749cf486SPaul Mundt 11311c19656SPaul Mundt current_cpu_data.icache.ways = 4; 11411c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 115749cf486SPaul Mundt 11611c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 117315bb968SPaul Mundt CPU_HAS_LLSC; 1185b19c908SPaul Mundt break; 119e5723e0eSPaul Mundt case 0x3000: 120e5723e0eSPaul Mundt case 0x3003: 12141504c39SPaul Mundt case 0x3009: 12211c19656SPaul Mundt current_cpu_data.type = CPU_SH7343; 12311c19656SPaul Mundt current_cpu_data.icache.ways = 4; 12411c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 12511c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 126e5723e0eSPaul Mundt break; 127*32351a28SPaul Mundt case 0x3004: 128*32351a28SPaul Mundt case 0x3007: 129*32351a28SPaul Mundt current_cpu_data.type = CPU_SH7785; 130*32351a28SPaul Mundt current_cpu_data.icache.ways = 4; 131*32351a28SPaul Mundt current_cpu_data.dcache.ways = 4; 132*32351a28SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 133*32351a28SPaul Mundt CPU_HAS_LLSC; 134*32351a28SPaul Mundt break; 13541504c39SPaul Mundt case 0x3008: 13641504c39SPaul Mundt if (prr == 0xa0) { 13711c19656SPaul Mundt current_cpu_data.type = CPU_SH7722; 13811c19656SPaul Mundt current_cpu_data.icache.ways = 4; 13911c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 14011c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 14141504c39SPaul Mundt } 14241504c39SPaul Mundt break; 1431da177e4SLinus Torvalds case 0x8000: 14411c19656SPaul Mundt current_cpu_data.type = CPU_ST40RA; 14511c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 1461da177e4SLinus Torvalds break; 1471da177e4SLinus Torvalds case 0x8100: 14811c19656SPaul Mundt current_cpu_data.type = CPU_ST40GX1; 14911c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 1501da177e4SLinus Torvalds break; 1511da177e4SLinus Torvalds case 0x700: 15211c19656SPaul Mundt current_cpu_data.type = CPU_SH4_501; 15311c19656SPaul Mundt current_cpu_data.icache.ways = 2; 15411c19656SPaul Mundt current_cpu_data.dcache.ways = 2; 1551da177e4SLinus Torvalds break; 1561da177e4SLinus Torvalds case 0x600: 15711c19656SPaul Mundt current_cpu_data.type = CPU_SH4_202; 15811c19656SPaul Mundt current_cpu_data.icache.ways = 2; 15911c19656SPaul Mundt current_cpu_data.dcache.ways = 2; 16011c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 1611da177e4SLinus Torvalds break; 1621da177e4SLinus Torvalds case 0x500 ... 0x501: 1631da177e4SLinus Torvalds switch (prr) { 16473388cc7SPaul Mundt case 0x10: 16511c19656SPaul Mundt current_cpu_data.type = CPU_SH7750R; 16673388cc7SPaul Mundt break; 16773388cc7SPaul Mundt case 0x11: 16811c19656SPaul Mundt current_cpu_data.type = CPU_SH7751R; 16973388cc7SPaul Mundt break; 17073388cc7SPaul Mundt case 0x50 ... 0x5f: 17111c19656SPaul Mundt current_cpu_data.type = CPU_SH7760; 17273388cc7SPaul Mundt break; 1731da177e4SLinus Torvalds } 1741da177e4SLinus Torvalds 17511c19656SPaul Mundt current_cpu_data.icache.ways = 2; 17611c19656SPaul Mundt current_cpu_data.dcache.ways = 2; 1771da177e4SLinus Torvalds 17811c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 179749cf486SPaul Mundt 1801da177e4SLinus Torvalds break; 1811da177e4SLinus Torvalds default: 18211c19656SPaul Mundt current_cpu_data.type = CPU_SH_NONE; 1831da177e4SLinus Torvalds break; 1841da177e4SLinus Torvalds } 1851da177e4SLinus Torvalds 186b638d0b9SRichard Curnow #ifdef CONFIG_SH_DIRECT_MAPPED 18711c19656SPaul Mundt current_cpu_data.icache.ways = 1; 18811c19656SPaul Mundt current_cpu_data.dcache.ways = 1; 18911c19656SPaul Mundt #endif 19011c19656SPaul Mundt 19111c19656SPaul Mundt #ifdef CONFIG_CPU_HAS_PTEA 19211c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_PTEA; 193b638d0b9SRichard Curnow #endif 194b638d0b9SRichard Curnow 1951da177e4SLinus Torvalds /* 1961da177e4SLinus Torvalds * On anything that's not a direct-mapped cache, look to the CVR 1971da177e4SLinus Torvalds * for I/D-cache specifics. 1981da177e4SLinus Torvalds */ 19911c19656SPaul Mundt if (current_cpu_data.icache.ways > 1) { 2001da177e4SLinus Torvalds size = sizes[(cvr >> 20) & 0xf]; 20111c19656SPaul Mundt current_cpu_data.icache.way_incr = (size >> 1); 20211c19656SPaul Mundt current_cpu_data.icache.sets = (size >> 6); 203d15f4560SPaul Mundt 2041da177e4SLinus Torvalds } 2051da177e4SLinus Torvalds 206d15f4560SPaul Mundt /* And the rest of the D-cache */ 20711c19656SPaul Mundt if (current_cpu_data.dcache.ways > 1) { 2081da177e4SLinus Torvalds size = sizes[(cvr >> 16) & 0xf]; 20911c19656SPaul Mundt current_cpu_data.dcache.way_incr = (size >> 1); 21011c19656SPaul Mundt current_cpu_data.dcache.sets = (size >> 6); 2111da177e4SLinus Torvalds } 2121da177e4SLinus Torvalds 21372c35543SPaul Mundt /* 21472c35543SPaul Mundt * Setup the L2 cache desc 21572c35543SPaul Mundt * 21672c35543SPaul Mundt * SH-4A's have an optional PIPT L2. 21772c35543SPaul Mundt */ 21811c19656SPaul Mundt if (current_cpu_data.flags & CPU_HAS_L2_CACHE) { 21972c35543SPaul Mundt /* 22072c35543SPaul Mundt * Size calculation is much more sensible 22172c35543SPaul Mundt * than it is for the L1. 22272c35543SPaul Mundt * 22372c35543SPaul Mundt * Sizes are 128KB, 258KB, 512KB, and 1MB. 22472c35543SPaul Mundt */ 22572c35543SPaul Mundt size = (cvr & 0xf) << 17; 22672c35543SPaul Mundt 22772c35543SPaul Mundt BUG_ON(!size); 22872c35543SPaul Mundt 22911c19656SPaul Mundt current_cpu_data.scache.way_incr = (1 << 16); 23011c19656SPaul Mundt current_cpu_data.scache.entry_shift = 5; 23111c19656SPaul Mundt current_cpu_data.scache.ways = 4; 23211c19656SPaul Mundt current_cpu_data.scache.linesz = L1_CACHE_BYTES; 23311c19656SPaul Mundt 23411c19656SPaul Mundt current_cpu_data.scache.entry_mask = 23511c19656SPaul Mundt (current_cpu_data.scache.way_incr - 23611c19656SPaul Mundt current_cpu_data.scache.linesz); 23711c19656SPaul Mundt 23811c19656SPaul Mundt current_cpu_data.scache.sets = size / 23911c19656SPaul Mundt (current_cpu_data.scache.linesz * 24011c19656SPaul Mundt current_cpu_data.scache.ways); 24111c19656SPaul Mundt 24211c19656SPaul Mundt current_cpu_data.scache.way_size = 24311c19656SPaul Mundt (current_cpu_data.scache.sets * 24411c19656SPaul Mundt current_cpu_data.scache.linesz); 24572c35543SPaul Mundt } 24672c35543SPaul Mundt 2471da177e4SLinus Torvalds return 0; 2481da177e4SLinus Torvalds } 249