11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * arch/sh/kernel/cpu/sh4/probe.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * CPU Subtype Probing for SH-4. 51da177e4SLinus Torvalds * 6e5723e0eSPaul Mundt * Copyright (C) 2001 - 2006 Paul Mundt 71da177e4SLinus Torvalds * Copyright (C) 2003 Richard Curnow 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * This file is subject to the terms and conditions of the GNU General Public 101da177e4SLinus Torvalds * License. See the file "COPYING" in the main directory of this archive 111da177e4SLinus Torvalds * for more details. 121da177e4SLinus Torvalds */ 131da177e4SLinus Torvalds #include <linux/init.h> 1411c19656SPaul Mundt #include <linux/io.h> 1566c5227eSEvgeniy Polyakov #include <linux/smp.h> 161da177e4SLinus Torvalds #include <asm/processor.h> 171da177e4SLinus Torvalds #include <asm/cache.h> 181da177e4SLinus Torvalds 191da177e4SLinus Torvalds int __init detect_cpu_and_cache_system(void) 201da177e4SLinus Torvalds { 211da177e4SLinus Torvalds unsigned long pvr, prr, cvr; 221da177e4SLinus Torvalds unsigned long size; 231da177e4SLinus Torvalds 241da177e4SLinus Torvalds static unsigned long sizes[16] = { 251da177e4SLinus Torvalds [1] = (1 << 12), 261da177e4SLinus Torvalds [2] = (1 << 13), 271da177e4SLinus Torvalds [4] = (1 << 14), 281da177e4SLinus Torvalds [8] = (1 << 15), 291da177e4SLinus Torvalds [9] = (1 << 16) 301da177e4SLinus Torvalds }; 311da177e4SLinus Torvalds 3272c35543SPaul Mundt pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff; 331da177e4SLinus Torvalds prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff; 341da177e4SLinus Torvalds cvr = (ctrl_inl(CCN_CVR)); 351da177e4SLinus Torvalds 361da177e4SLinus Torvalds /* 371da177e4SLinus Torvalds * Setup some sane SH-4 defaults for the icache 381da177e4SLinus Torvalds */ 3911c19656SPaul Mundt current_cpu_data.icache.way_incr = (1 << 13); 4011c19656SPaul Mundt current_cpu_data.icache.entry_shift = 5; 4111c19656SPaul Mundt current_cpu_data.icache.sets = 256; 4211c19656SPaul Mundt current_cpu_data.icache.ways = 1; 4311c19656SPaul Mundt current_cpu_data.icache.linesz = L1_CACHE_BYTES; 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds /* 461da177e4SLinus Torvalds * And again for the dcache .. 471da177e4SLinus Torvalds */ 4811c19656SPaul Mundt current_cpu_data.dcache.way_incr = (1 << 14); 4911c19656SPaul Mundt current_cpu_data.dcache.entry_shift = 5; 5011c19656SPaul Mundt current_cpu_data.dcache.sets = 512; 5111c19656SPaul Mundt current_cpu_data.dcache.ways = 1; 5211c19656SPaul Mundt current_cpu_data.dcache.linesz = L1_CACHE_BYTES; 531da177e4SLinus Torvalds 541da177e4SLinus Torvalds /* 5572c35543SPaul Mundt * Setup some generic flags we can probe 5672c35543SPaul Mundt * (L2 and DSP detection only work on SH-4A) 5772c35543SPaul Mundt */ 5872c35543SPaul Mundt if (((pvr >> 16) & 0xff) == 0x10) { 5972c35543SPaul Mundt if ((cvr & 0x02000000) == 0) 6011c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_L2_CACHE; 6172c35543SPaul Mundt if ((cvr & 0x10000000) == 0) 6211c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_DSP; 6372c35543SPaul Mundt 6411c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 6572c35543SPaul Mundt } 6672c35543SPaul Mundt 6772c35543SPaul Mundt /* FPU detection works for everyone */ 6872c35543SPaul Mundt if ((cvr & 0x20000000) == 1) 6911c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 7072c35543SPaul Mundt 7172c35543SPaul Mundt /* Mask off the upper chip ID */ 7272c35543SPaul Mundt pvr &= 0xffff; 7372c35543SPaul Mundt 7472c35543SPaul Mundt /* 751da177e4SLinus Torvalds * Probe the underlying processor version/revision and 761da177e4SLinus Torvalds * adjust cpu_data setup accordingly. 771da177e4SLinus Torvalds */ 781da177e4SLinus Torvalds switch (pvr) { 791da177e4SLinus Torvalds case 0x205: 8011c19656SPaul Mundt current_cpu_data.type = CPU_SH7750; 8111c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 829b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 831da177e4SLinus Torvalds break; 841da177e4SLinus Torvalds case 0x206: 8511c19656SPaul Mundt current_cpu_data.type = CPU_SH7750S; 8611c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 879b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 881da177e4SLinus Torvalds break; 891da177e4SLinus Torvalds case 0x1100: 9011c19656SPaul Mundt current_cpu_data.type = CPU_SH7751; 9111c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 921da177e4SLinus Torvalds break; 931da177e4SLinus Torvalds case 0x2000: 9411c19656SPaul Mundt current_cpu_data.type = CPU_SH73180; 9511c19656SPaul Mundt current_cpu_data.icache.ways = 4; 9611c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 9711c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 981da177e4SLinus Torvalds break; 995b19c908SPaul Mundt case 0x2001: 1005b19c908SPaul Mundt case 0x2004: 10111c19656SPaul Mundt current_cpu_data.type = CPU_SH7770; 10211c19656SPaul Mundt current_cpu_data.icache.ways = 4; 10311c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 104749cf486SPaul Mundt 10511c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_LLSC; 1065b19c908SPaul Mundt break; 1075b19c908SPaul Mundt case 0x2006: 1085b19c908SPaul Mundt case 0x200A: 1095b19c908SPaul Mundt if (prr == 0x61) 11011c19656SPaul Mundt current_cpu_data.type = CPU_SH7781; 1115b19c908SPaul Mundt else 11211c19656SPaul Mundt current_cpu_data.type = CPU_SH7780; 113749cf486SPaul Mundt 11411c19656SPaul Mundt current_cpu_data.icache.ways = 4; 11511c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 116749cf486SPaul Mundt 11711c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 118315bb968SPaul Mundt CPU_HAS_LLSC; 1195b19c908SPaul Mundt break; 120e5723e0eSPaul Mundt case 0x3000: 121e5723e0eSPaul Mundt case 0x3003: 12241504c39SPaul Mundt case 0x3009: 12311c19656SPaul Mundt current_cpu_data.type = CPU_SH7343; 12411c19656SPaul Mundt current_cpu_data.icache.ways = 4; 12511c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 12611c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 127e5723e0eSPaul Mundt break; 12832351a28SPaul Mundt case 0x3004: 12932351a28SPaul Mundt case 0x3007: 13032351a28SPaul Mundt current_cpu_data.type = CPU_SH7785; 13132351a28SPaul Mundt current_cpu_data.icache.ways = 4; 13232351a28SPaul Mundt current_cpu_data.dcache.ways = 4; 13332351a28SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 13432351a28SPaul Mundt CPU_HAS_LLSC; 13532351a28SPaul Mundt break; 13641504c39SPaul Mundt case 0x3008: 13741504c39SPaul Mundt if (prr == 0xa0) { 13811c19656SPaul Mundt current_cpu_data.type = CPU_SH7722; 13911c19656SPaul Mundt current_cpu_data.icache.ways = 4; 14011c19656SPaul Mundt current_cpu_data.dcache.ways = 4; 14111c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_LLSC; 14241504c39SPaul Mundt } 14341504c39SPaul Mundt break; 144*2b1bd1acSPaul Mundt case 0x4000: /* 1st cut */ 145*2b1bd1acSPaul Mundt case 0x4001: /* 2nd cut */ 146*2b1bd1acSPaul Mundt current_cpu_data.type = CPU_SHX3; 147*2b1bd1acSPaul Mundt current_cpu_data.icache.ways = 4; 148*2b1bd1acSPaul Mundt current_cpu_data.dcache.ways = 4; 149*2b1bd1acSPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 150*2b1bd1acSPaul Mundt CPU_HAS_LLSC; 151*2b1bd1acSPaul Mundt break; 1521da177e4SLinus Torvalds case 0x8000: 15311c19656SPaul Mundt current_cpu_data.type = CPU_ST40RA; 15411c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 1551da177e4SLinus Torvalds break; 1561da177e4SLinus Torvalds case 0x8100: 15711c19656SPaul Mundt current_cpu_data.type = CPU_ST40GX1; 15811c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 1591da177e4SLinus Torvalds break; 1601da177e4SLinus Torvalds case 0x700: 16111c19656SPaul Mundt current_cpu_data.type = CPU_SH4_501; 16211c19656SPaul Mundt current_cpu_data.icache.ways = 2; 16311c19656SPaul Mundt current_cpu_data.dcache.ways = 2; 1641da177e4SLinus Torvalds break; 1651da177e4SLinus Torvalds case 0x600: 16611c19656SPaul Mundt current_cpu_data.type = CPU_SH4_202; 16711c19656SPaul Mundt current_cpu_data.icache.ways = 2; 16811c19656SPaul Mundt current_cpu_data.dcache.ways = 2; 16911c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 1701da177e4SLinus Torvalds break; 1711da177e4SLinus Torvalds case 0x500 ... 0x501: 1721da177e4SLinus Torvalds switch (prr) { 17373388cc7SPaul Mundt case 0x10: 17411c19656SPaul Mundt current_cpu_data.type = CPU_SH7750R; 17573388cc7SPaul Mundt break; 17673388cc7SPaul Mundt case 0x11: 17711c19656SPaul Mundt current_cpu_data.type = CPU_SH7751R; 17873388cc7SPaul Mundt break; 17973388cc7SPaul Mundt case 0x50 ... 0x5f: 18011c19656SPaul Mundt current_cpu_data.type = CPU_SH7760; 18173388cc7SPaul Mundt break; 1821da177e4SLinus Torvalds } 1831da177e4SLinus Torvalds 18411c19656SPaul Mundt current_cpu_data.icache.ways = 2; 18511c19656SPaul Mundt current_cpu_data.dcache.ways = 2; 1861da177e4SLinus Torvalds 18711c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_FPU; 188749cf486SPaul Mundt 1891da177e4SLinus Torvalds break; 1901da177e4SLinus Torvalds default: 19111c19656SPaul Mundt current_cpu_data.type = CPU_SH_NONE; 1921da177e4SLinus Torvalds break; 1931da177e4SLinus Torvalds } 1941da177e4SLinus Torvalds 195b638d0b9SRichard Curnow #ifdef CONFIG_SH_DIRECT_MAPPED 19611c19656SPaul Mundt current_cpu_data.icache.ways = 1; 19711c19656SPaul Mundt current_cpu_data.dcache.ways = 1; 19811c19656SPaul Mundt #endif 19911c19656SPaul Mundt 20011c19656SPaul Mundt #ifdef CONFIG_CPU_HAS_PTEA 20111c19656SPaul Mundt current_cpu_data.flags |= CPU_HAS_PTEA; 202b638d0b9SRichard Curnow #endif 203b638d0b9SRichard Curnow 2041da177e4SLinus Torvalds /* 2051da177e4SLinus Torvalds * On anything that's not a direct-mapped cache, look to the CVR 2061da177e4SLinus Torvalds * for I/D-cache specifics. 2071da177e4SLinus Torvalds */ 20811c19656SPaul Mundt if (current_cpu_data.icache.ways > 1) { 2091da177e4SLinus Torvalds size = sizes[(cvr >> 20) & 0xf]; 21011c19656SPaul Mundt current_cpu_data.icache.way_incr = (size >> 1); 21111c19656SPaul Mundt current_cpu_data.icache.sets = (size >> 6); 212d15f4560SPaul Mundt 2131da177e4SLinus Torvalds } 2141da177e4SLinus Torvalds 215d15f4560SPaul Mundt /* And the rest of the D-cache */ 21611c19656SPaul Mundt if (current_cpu_data.dcache.ways > 1) { 2171da177e4SLinus Torvalds size = sizes[(cvr >> 16) & 0xf]; 21811c19656SPaul Mundt current_cpu_data.dcache.way_incr = (size >> 1); 21911c19656SPaul Mundt current_cpu_data.dcache.sets = (size >> 6); 2201da177e4SLinus Torvalds } 2211da177e4SLinus Torvalds 22272c35543SPaul Mundt /* 22372c35543SPaul Mundt * Setup the L2 cache desc 22472c35543SPaul Mundt * 22572c35543SPaul Mundt * SH-4A's have an optional PIPT L2. 22672c35543SPaul Mundt */ 22711c19656SPaul Mundt if (current_cpu_data.flags & CPU_HAS_L2_CACHE) { 22872c35543SPaul Mundt /* 22972c35543SPaul Mundt * Size calculation is much more sensible 23072c35543SPaul Mundt * than it is for the L1. 23172c35543SPaul Mundt * 23272c35543SPaul Mundt * Sizes are 128KB, 258KB, 512KB, and 1MB. 23372c35543SPaul Mundt */ 23472c35543SPaul Mundt size = (cvr & 0xf) << 17; 23572c35543SPaul Mundt 23672c35543SPaul Mundt BUG_ON(!size); 23772c35543SPaul Mundt 23811c19656SPaul Mundt current_cpu_data.scache.way_incr = (1 << 16); 23911c19656SPaul Mundt current_cpu_data.scache.entry_shift = 5; 24011c19656SPaul Mundt current_cpu_data.scache.ways = 4; 24111c19656SPaul Mundt current_cpu_data.scache.linesz = L1_CACHE_BYTES; 24211c19656SPaul Mundt 24311c19656SPaul Mundt current_cpu_data.scache.entry_mask = 24411c19656SPaul Mundt (current_cpu_data.scache.way_incr - 24511c19656SPaul Mundt current_cpu_data.scache.linesz); 24611c19656SPaul Mundt 24711c19656SPaul Mundt current_cpu_data.scache.sets = size / 24811c19656SPaul Mundt (current_cpu_data.scache.linesz * 24911c19656SPaul Mundt current_cpu_data.scache.ways); 25011c19656SPaul Mundt 25111c19656SPaul Mundt current_cpu_data.scache.way_size = 25211c19656SPaul Mundt (current_cpu_data.scache.sets * 25311c19656SPaul Mundt current_cpu_data.scache.linesz); 25472c35543SPaul Mundt } 25572c35543SPaul Mundt 2561da177e4SLinus Torvalds return 0; 2571da177e4SLinus Torvalds } 258