11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * arch/sh/kernel/cpu/sh4/probe.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * CPU Subtype Probing for SH-4. 51da177e4SLinus Torvalds * 626fad19dSPaul Mundt * Copyright (C) 2001 - 2007 Paul Mundt 71da177e4SLinus Torvalds * Copyright (C) 2003 Richard Curnow 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * This file is subject to the terms and conditions of the GNU General Public 101da177e4SLinus Torvalds * License. See the file "COPYING" in the main directory of this archive 111da177e4SLinus Torvalds * for more details. 121da177e4SLinus Torvalds */ 131da177e4SLinus Torvalds #include <linux/init.h> 1411c19656SPaul Mundt #include <linux/io.h> 151da177e4SLinus Torvalds #include <asm/processor.h> 161da177e4SLinus Torvalds #include <asm/cache.h> 171da177e4SLinus Torvalds 181da177e4SLinus Torvalds int __init detect_cpu_and_cache_system(void) 191da177e4SLinus Torvalds { 201da177e4SLinus Torvalds unsigned long pvr, prr, cvr; 211da177e4SLinus Torvalds unsigned long size; 221da177e4SLinus Torvalds 231da177e4SLinus Torvalds static unsigned long sizes[16] = { 241da177e4SLinus Torvalds [1] = (1 << 12), 251da177e4SLinus Torvalds [2] = (1 << 13), 261da177e4SLinus Torvalds [4] = (1 << 14), 271da177e4SLinus Torvalds [8] = (1 << 15), 281da177e4SLinus Torvalds [9] = (1 << 16) 291da177e4SLinus Torvalds }; 301da177e4SLinus Torvalds 3172c35543SPaul Mundt pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff; 321da177e4SLinus Torvalds prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff; 331da177e4SLinus Torvalds cvr = (ctrl_inl(CCN_CVR)); 341da177e4SLinus Torvalds 351da177e4SLinus Torvalds /* 361da177e4SLinus Torvalds * Setup some sane SH-4 defaults for the icache 371da177e4SLinus Torvalds */ 38cb7af21fSPaul Mundt boot_cpu_data.icache.way_incr = (1 << 13); 39cb7af21fSPaul Mundt boot_cpu_data.icache.entry_shift = 5; 40cb7af21fSPaul Mundt boot_cpu_data.icache.sets = 256; 41cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 1; 42cb7af21fSPaul Mundt boot_cpu_data.icache.linesz = L1_CACHE_BYTES; 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds /* 451da177e4SLinus Torvalds * And again for the dcache .. 461da177e4SLinus Torvalds */ 47cb7af21fSPaul Mundt boot_cpu_data.dcache.way_incr = (1 << 14); 48cb7af21fSPaul Mundt boot_cpu_data.dcache.entry_shift = 5; 49cb7af21fSPaul Mundt boot_cpu_data.dcache.sets = 512; 50cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 1; 51cb7af21fSPaul Mundt boot_cpu_data.dcache.linesz = L1_CACHE_BYTES; 521da177e4SLinus Torvalds 53*068f5914SPaul Mundt /* We don't know the chip cut */ 54*068f5914SPaul Mundt boot_cpu_data.cut_major = boot_cpu_data.cut_minor = -1; 55*068f5914SPaul Mundt 561da177e4SLinus Torvalds /* 5726fad19dSPaul Mundt * Setup some generic flags we can probe on SH-4A parts 5872c35543SPaul Mundt */ 59*068f5914SPaul Mundt if (((pvr >> 16) & 0xff) == 0x10) { 6072c35543SPaul Mundt if ((cvr & 0x10000000) == 0) 61cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_DSP; 6272c35543SPaul Mundt 63cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_LLSC; 64*068f5914SPaul Mundt boot_cpu_data.cut_major = pvr & 0x7f; 6572c35543SPaul Mundt } 6672c35543SPaul Mundt 6772c35543SPaul Mundt /* FPU detection works for everyone */ 6872c35543SPaul Mundt if ((cvr & 0x20000000) == 1) 69cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 7072c35543SPaul Mundt 7172c35543SPaul Mundt /* Mask off the upper chip ID */ 7272c35543SPaul Mundt pvr &= 0xffff; 7372c35543SPaul Mundt 7472c35543SPaul Mundt /* 751da177e4SLinus Torvalds * Probe the underlying processor version/revision and 761da177e4SLinus Torvalds * adjust cpu_data setup accordingly. 771da177e4SLinus Torvalds */ 781da177e4SLinus Torvalds switch (pvr) { 791da177e4SLinus Torvalds case 0x205: 80cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7750; 81cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 829b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 831da177e4SLinus Torvalds break; 841da177e4SLinus Torvalds case 0x206: 85cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7750S; 86cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU | 879b3a53abSStuart Menefy CPU_HAS_PERF_COUNTER; 881da177e4SLinus Torvalds break; 891da177e4SLinus Torvalds case 0x1100: 90cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7751; 91cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 921da177e4SLinus Torvalds break; 935b19c908SPaul Mundt case 0x2001: 945b19c908SPaul Mundt case 0x2004: 95cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7770; 96cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 97cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 98749cf486SPaul Mundt 99cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_LLSC; 1005b19c908SPaul Mundt break; 1015b19c908SPaul Mundt case 0x2006: 1025b19c908SPaul Mundt case 0x200A: 1035b19c908SPaul Mundt if (prr == 0x61) 104cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7781; 1057d740a06SYoshihiro Shimoda else if (prr == 0xa1) 1067d740a06SYoshihiro Shimoda boot_cpu_data.type = CPU_SH7763; 1075b19c908SPaul Mundt else 108cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7780; 109749cf486SPaul Mundt 110cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 111cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 112749cf486SPaul Mundt 113cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 114315bb968SPaul Mundt CPU_HAS_LLSC; 1155b19c908SPaul Mundt break; 116e5723e0eSPaul Mundt case 0x3000: 117e5723e0eSPaul Mundt case 0x3003: 11841504c39SPaul Mundt case 0x3009: 119cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7343; 120cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 121cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 122cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_LLSC; 123e5723e0eSPaul Mundt break; 12432351a28SPaul Mundt case 0x3004: 12532351a28SPaul Mundt case 0x3007: 126cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7785; 127cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 128cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 129cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 13032351a28SPaul Mundt CPU_HAS_LLSC; 13132351a28SPaul Mundt break; 13241504c39SPaul Mundt case 0x3008: 133cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 134cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 135cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_LLSC; 136178dd0cdSPaul Mundt 137178dd0cdSPaul Mundt switch (prr) { 138178dd0cdSPaul Mundt case 0x50: 139b76baf4cSMagnus Damm case 0x51: 140178dd0cdSPaul Mundt boot_cpu_data.type = CPU_SH7723; 141178dd0cdSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_L2_CACHE; 142178dd0cdSPaul Mundt break; 143178dd0cdSPaul Mundt case 0x70: 1449109a30eSMagnus Damm boot_cpu_data.type = CPU_SH7366; 145178dd0cdSPaul Mundt break; 146178dd0cdSPaul Mundt case 0xa0: 147178dd0cdSPaul Mundt case 0xa1: 148178dd0cdSPaul Mundt boot_cpu_data.type = CPU_SH7722; 149178dd0cdSPaul Mundt break; 1509109a30eSMagnus Damm } 15141504c39SPaul Mundt break; 1522b1bd1acSPaul Mundt case 0x4000: /* 1st cut */ 1532b1bd1acSPaul Mundt case 0x4001: /* 2nd cut */ 154cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SHX3; 155cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 4; 156cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 4; 157cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER | 1582b1bd1acSPaul Mundt CPU_HAS_LLSC; 1592b1bd1acSPaul Mundt break; 1601da177e4SLinus Torvalds case 0x700: 161cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH4_501; 162cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 2; 163cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 2; 1641da177e4SLinus Torvalds break; 1651da177e4SLinus Torvalds case 0x600: 166cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH4_202; 167cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 2; 168cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 2; 169cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 1701da177e4SLinus Torvalds break; 1711da177e4SLinus Torvalds case 0x500 ... 0x501: 1721da177e4SLinus Torvalds switch (prr) { 17373388cc7SPaul Mundt case 0x10: 174cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7750R; 17573388cc7SPaul Mundt break; 17673388cc7SPaul Mundt case 0x11: 177cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7751R; 17873388cc7SPaul Mundt break; 17973388cc7SPaul Mundt case 0x50 ... 0x5f: 180cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH7760; 18173388cc7SPaul Mundt break; 1821da177e4SLinus Torvalds } 1831da177e4SLinus Torvalds 184cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 2; 185cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 2; 1861da177e4SLinus Torvalds 187cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_FPU; 188749cf486SPaul Mundt 1891da177e4SLinus Torvalds break; 1901da177e4SLinus Torvalds default: 191cb7af21fSPaul Mundt boot_cpu_data.type = CPU_SH_NONE; 1921da177e4SLinus Torvalds break; 1931da177e4SLinus Torvalds } 1941da177e4SLinus Torvalds 195b638d0b9SRichard Curnow #ifdef CONFIG_SH_DIRECT_MAPPED 196cb7af21fSPaul Mundt boot_cpu_data.icache.ways = 1; 197cb7af21fSPaul Mundt boot_cpu_data.dcache.ways = 1; 19811c19656SPaul Mundt #endif 19911c19656SPaul Mundt 20011c19656SPaul Mundt #ifdef CONFIG_CPU_HAS_PTEA 201cb7af21fSPaul Mundt boot_cpu_data.flags |= CPU_HAS_PTEA; 202b638d0b9SRichard Curnow #endif 203b638d0b9SRichard Curnow 2041da177e4SLinus Torvalds /* 2051da177e4SLinus Torvalds * On anything that's not a direct-mapped cache, look to the CVR 2061da177e4SLinus Torvalds * for I/D-cache specifics. 2071da177e4SLinus Torvalds */ 208cb7af21fSPaul Mundt if (boot_cpu_data.icache.ways > 1) { 2091da177e4SLinus Torvalds size = sizes[(cvr >> 20) & 0xf]; 210cb7af21fSPaul Mundt boot_cpu_data.icache.way_incr = (size >> 1); 211cb7af21fSPaul Mundt boot_cpu_data.icache.sets = (size >> 6); 212d15f4560SPaul Mundt 2131da177e4SLinus Torvalds } 2141da177e4SLinus Torvalds 215d15f4560SPaul Mundt /* And the rest of the D-cache */ 216cb7af21fSPaul Mundt if (boot_cpu_data.dcache.ways > 1) { 2171da177e4SLinus Torvalds size = sizes[(cvr >> 16) & 0xf]; 218cb7af21fSPaul Mundt boot_cpu_data.dcache.way_incr = (size >> 1); 219cb7af21fSPaul Mundt boot_cpu_data.dcache.sets = (size >> 6); 2201da177e4SLinus Torvalds } 2211da177e4SLinus Torvalds 22272c35543SPaul Mundt /* 22372c35543SPaul Mundt * Setup the L2 cache desc 22472c35543SPaul Mundt * 22572c35543SPaul Mundt * SH-4A's have an optional PIPT L2. 22672c35543SPaul Mundt */ 227cb7af21fSPaul Mundt if (boot_cpu_data.flags & CPU_HAS_L2_CACHE) { 228440fc172SPaul Mundt /* Bug if we can't decode the L2 info */ 229440fc172SPaul Mundt BUG_ON(!(cvr & 0xf)); 230440fc172SPaul Mundt 231440fc172SPaul Mundt /* Silicon and specifications have clearly never met.. */ 232440fc172SPaul Mundt cvr ^= 0xf; 233440fc172SPaul Mundt 23472c35543SPaul Mundt /* 23572c35543SPaul Mundt * Size calculation is much more sensible 23672c35543SPaul Mundt * than it is for the L1. 23772c35543SPaul Mundt * 23872c35543SPaul Mundt * Sizes are 128KB, 258KB, 512KB, and 1MB. 23972c35543SPaul Mundt */ 24072c35543SPaul Mundt size = (cvr & 0xf) << 17; 24172c35543SPaul Mundt 24272c35543SPaul Mundt BUG_ON(!size); 24372c35543SPaul Mundt 244cb7af21fSPaul Mundt boot_cpu_data.scache.way_incr = (1 << 16); 245cb7af21fSPaul Mundt boot_cpu_data.scache.entry_shift = 5; 246cb7af21fSPaul Mundt boot_cpu_data.scache.ways = 4; 247cb7af21fSPaul Mundt boot_cpu_data.scache.linesz = L1_CACHE_BYTES; 24811c19656SPaul Mundt 249cb7af21fSPaul Mundt boot_cpu_data.scache.entry_mask = 250cb7af21fSPaul Mundt (boot_cpu_data.scache.way_incr - 251cb7af21fSPaul Mundt boot_cpu_data.scache.linesz); 25211c19656SPaul Mundt 253cb7af21fSPaul Mundt boot_cpu_data.scache.sets = size / 254cb7af21fSPaul Mundt (boot_cpu_data.scache.linesz * 255cb7af21fSPaul Mundt boot_cpu_data.scache.ways); 25611c19656SPaul Mundt 257cb7af21fSPaul Mundt boot_cpu_data.scache.way_size = 258cb7af21fSPaul Mundt (boot_cpu_data.scache.sets * 259cb7af21fSPaul Mundt boot_cpu_data.scache.linesz); 26072c35543SPaul Mundt } 26172c35543SPaul Mundt 2621da177e4SLinus Torvalds return 0; 2631da177e4SLinus Torvalds } 264