1e5723e0eSPaul Mundt /* 2*ac919986SMagnus Damm * SH3 Setup code for SH7710, SH7712 3e5723e0eSPaul Mundt * 4e5723e0eSPaul Mundt * Copyright (C) 2006 Paul Mundt 59465a54fSNobuhiro Iwamatsu * Copyright (C) 2007 Nobuhiro Iwamatsu 6e5723e0eSPaul Mundt * 7e5723e0eSPaul Mundt * This file is subject to the terms and conditions of the GNU General Public 8e5723e0eSPaul Mundt * License. See the file "COPYING" in the main directory of this archive 9e5723e0eSPaul Mundt * for more details. 10e5723e0eSPaul Mundt */ 11e5723e0eSPaul Mundt #include <linux/platform_device.h> 12e5723e0eSPaul Mundt #include <linux/init.h> 1328b146c8SMagnus Damm #include <linux/irq.h> 14e5723e0eSPaul Mundt #include <linux/serial.h> 15e5723e0eSPaul Mundt #include <asm/sci.h> 16e5723e0eSPaul Mundt 1728b146c8SMagnus Damm enum { 1828b146c8SMagnus Damm UNUSED = 0, 1928b146c8SMagnus Damm 2028b146c8SMagnus Damm /* interrupt sources */ 2128b146c8SMagnus Damm IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, 2228b146c8SMagnus Damm DMAC_DEI0, DMAC_DEI1, DMAC_DEI2, DMAC_DEI3, 2328b146c8SMagnus Damm SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI, 2428b146c8SMagnus Damm SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI, 2528b146c8SMagnus Damm DMAC_DEI4, DMAC_DEI5, 2628b146c8SMagnus Damm IPSEC, 2728b146c8SMagnus Damm EDMAC0, EDMAC1, EDMAC2, 2828b146c8SMagnus Damm SIOF0_ERI, SIOF0_TXI, SIOF0_RXI, SIOF0_CCI, 2928b146c8SMagnus Damm SIOF1_ERI, SIOF1_TXI, SIOF1_RXI, SIOF1_CCI, 3028b146c8SMagnus Damm TMU0, TMU1, TMU2, 3128b146c8SMagnus Damm RTC_ATI, RTC_PRI, RTC_CUI, 3228b146c8SMagnus Damm WDT, 3328b146c8SMagnus Damm REF, 3428b146c8SMagnus Damm 3528b146c8SMagnus Damm /* interrupt groups */ 3628b146c8SMagnus Damm RTC, DMAC1, SCIF0, SCIF1, DMAC2, SIOF0, SIOF1, 3728b146c8SMagnus Damm }; 3828b146c8SMagnus Damm 3928b146c8SMagnus Damm static struct intc_vect vectors[] = { 4028b146c8SMagnus Damm INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0), 4128b146c8SMagnus Damm INTC_VECT(DMAC_DEI0, 0x800), INTC_VECT(DMAC_DEI1, 0x820), 4228b146c8SMagnus Damm INTC_VECT(DMAC_DEI2, 0x840), INTC_VECT(DMAC_DEI3, 0x860), 4328b146c8SMagnus Damm INTC_VECT(SCIF0_ERI, 0x880), INTC_VECT(SCIF0_RXI, 0x8a0), 4428b146c8SMagnus Damm INTC_VECT(SCIF0_BRI, 0x8c0), INTC_VECT(SCIF0_TXI, 0x8e0), 4528b146c8SMagnus Damm INTC_VECT(SCIF1_ERI, 0x900), INTC_VECT(SCIF1_RXI, 0x920), 4628b146c8SMagnus Damm INTC_VECT(SCIF1_BRI, 0x940), INTC_VECT(SCIF1_TXI, 0x960), 4728b146c8SMagnus Damm INTC_VECT(DMAC_DEI4, 0xb80), INTC_VECT(DMAC_DEI5, 0xba0), 48*ac919986SMagnus Damm #ifdef CONFIG_CPU_SUBTYPE_SH7710 4928b146c8SMagnus Damm INTC_VECT(IPSEC, 0xbe0), 50*ac919986SMagnus Damm #endif 5128b146c8SMagnus Damm INTC_VECT(EDMAC0, 0xc00), INTC_VECT(EDMAC1, 0xc20), 5228b146c8SMagnus Damm INTC_VECT(EDMAC2, 0xc40), 5328b146c8SMagnus Damm INTC_VECT(SIOF0_ERI, 0xe00), INTC_VECT(SIOF0_TXI, 0xe20), 5428b146c8SMagnus Damm INTC_VECT(SIOF0_RXI, 0xe40), INTC_VECT(SIOF0_CCI, 0xe60), 5528b146c8SMagnus Damm INTC_VECT(SIOF1_ERI, 0xe80), INTC_VECT(SIOF1_TXI, 0xea0), 5628b146c8SMagnus Damm INTC_VECT(SIOF1_RXI, 0xec0), INTC_VECT(SIOF1_CCI, 0xee0), 5728b146c8SMagnus Damm INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420), 5828b146c8SMagnus Damm INTC_VECT(TMU2, 0x440), 5928b146c8SMagnus Damm INTC_VECT(RTC_ATI, 0x480), INTC_VECT(RTC_PRI, 0x4a0), 6028b146c8SMagnus Damm INTC_VECT(RTC_CUI, 0x4c0), 6128b146c8SMagnus Damm INTC_VECT(WDT, 0x560), 6228b146c8SMagnus Damm INTC_VECT(REF, 0x580), 6328b146c8SMagnus Damm }; 6428b146c8SMagnus Damm 6528b146c8SMagnus Damm static struct intc_group groups[] = { 6628b146c8SMagnus Damm INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI), 6728b146c8SMagnus Damm INTC_GROUP(DMAC1, DMAC_DEI0, DMAC_DEI1, DMAC_DEI2, DMAC_DEI3), 6828b146c8SMagnus Damm INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI), 6928b146c8SMagnus Damm INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI), 7028b146c8SMagnus Damm INTC_GROUP(DMAC2, DMAC_DEI4, DMAC_DEI5), 7128b146c8SMagnus Damm INTC_GROUP(SIOF0, SIOF0_ERI, SIOF0_TXI, SIOF0_RXI, SIOF0_CCI), 7228b146c8SMagnus Damm INTC_GROUP(SIOF1, SIOF1_ERI, SIOF1_TXI, SIOF1_RXI, SIOF1_CCI), 7328b146c8SMagnus Damm }; 7428b146c8SMagnus Damm 7528b146c8SMagnus Damm static struct intc_prio priorities[] = { 7628b146c8SMagnus Damm INTC_PRIO(DMAC1, 7), 7728b146c8SMagnus Damm INTC_PRIO(DMAC2, 7), 7828b146c8SMagnus Damm INTC_PRIO(SCIF0, 3), 7928b146c8SMagnus Damm INTC_PRIO(SCIF1, 3), 8028b146c8SMagnus Damm INTC_PRIO(SIOF0, 3), 8128b146c8SMagnus Damm INTC_PRIO(SIOF1, 3), 8228b146c8SMagnus Damm INTC_PRIO(EDMAC0, 5), 8328b146c8SMagnus Damm INTC_PRIO(EDMAC1, 5), 8428b146c8SMagnus Damm INTC_PRIO(EDMAC2, 5), 8528b146c8SMagnus Damm }; 8628b146c8SMagnus Damm 8728b146c8SMagnus Damm static struct intc_prio_reg prio_registers[] = { 8828b146c8SMagnus Damm { 0xfffffee2, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } }, 8928b146c8SMagnus Damm { 0xfffffee4, 16, 4, /* IPRB */ { WDT, REF, 0, 0 } }, 9028b146c8SMagnus Damm { 0xa4000016, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } }, 9128b146c8SMagnus Damm { 0xa4000018, 16, 4, /* IPRD */ { 0, 0, IRQ4, IRQ5 } }, 9228b146c8SMagnus Damm { 0xa400001a, 16, 4, /* IPRE */ { DMAC1, SCIF0, SCIF1 } }, 93*ac919986SMagnus Damm { 0xa4080000, 16, 4, /* IPRF */ { 0, DMAC2 } }, 94*ac919986SMagnus Damm #ifdef CONFIG_CPU_SUBTYPE_SH7710 95*ac919986SMagnus Damm { 0xa4080000, 16, 4, /* IPRF */ { IPSEC } }, 96*ac919986SMagnus Damm #endif 9728b146c8SMagnus Damm { 0xa4080002, 16, 4, /* IPRG */ { EDMAC0, EDMAC1, EDMAC2 } }, 9828b146c8SMagnus Damm { 0xa4080004, 16, 4, /* IPRH */ { 0, 0, 0, SIOF0 } }, 9928b146c8SMagnus Damm { 0xa4080006, 16, 4, /* IPRI */ { 0, 0, SIOF1 } }, 10028b146c8SMagnus Damm }; 10128b146c8SMagnus Damm 10228b146c8SMagnus Damm static DECLARE_INTC_DESC(intc_desc, "sh7710", vectors, groups, 10328b146c8SMagnus Damm priorities, NULL, prio_registers, NULL); 10428b146c8SMagnus Damm 10528b146c8SMagnus Damm static struct intc_vect vectors_irq[] = { 10628b146c8SMagnus Damm INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620), 10728b146c8SMagnus Damm INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660), 10828b146c8SMagnus Damm }; 10928b146c8SMagnus Damm 11028b146c8SMagnus Damm static DECLARE_INTC_DESC(intc_desc_irq, "sh7710-irq", vectors_irq, NULL, 11128b146c8SMagnus Damm priorities, NULL, prio_registers, NULL); 11228b146c8SMagnus Damm 11328b146c8SMagnus Damm static struct resource rtc_resources[] = { 11428b146c8SMagnus Damm [0] = { 11528b146c8SMagnus Damm .start = 0xa413fec0, 11628b146c8SMagnus Damm .end = 0xa413fec0 + 0x1e, 11728b146c8SMagnus Damm .flags = IORESOURCE_IO, 11828b146c8SMagnus Damm }, 11928b146c8SMagnus Damm [1] = { 12028b146c8SMagnus Damm .start = 20, 12128b146c8SMagnus Damm .flags = IORESOURCE_IRQ, 12228b146c8SMagnus Damm }, 12328b146c8SMagnus Damm [2] = { 12428b146c8SMagnus Damm .start = 21, 12528b146c8SMagnus Damm .flags = IORESOURCE_IRQ, 12628b146c8SMagnus Damm }, 12728b146c8SMagnus Damm [3] = { 12828b146c8SMagnus Damm .start = 22, 12928b146c8SMagnus Damm .flags = IORESOURCE_IRQ, 13028b146c8SMagnus Damm }, 13128b146c8SMagnus Damm }; 13228b146c8SMagnus Damm 13328b146c8SMagnus Damm static struct platform_device rtc_device = { 13428b146c8SMagnus Damm .name = "sh-rtc", 13528b146c8SMagnus Damm .id = -1, 13628b146c8SMagnus Damm .num_resources = ARRAY_SIZE(rtc_resources), 13728b146c8SMagnus Damm .resource = rtc_resources, 13828b146c8SMagnus Damm }; 13928b146c8SMagnus Damm 140e5723e0eSPaul Mundt static struct plat_sci_port sci_platform_data[] = { 141e5723e0eSPaul Mundt { 142e5723e0eSPaul Mundt .mapbase = 0xa4400000, 143e5723e0eSPaul Mundt .flags = UPF_BOOT_AUTOCONF, 144e5723e0eSPaul Mundt .type = PORT_SCIF, 145e5723e0eSPaul Mundt .irqs = { 52, 53, 55, 54 }, 146e5723e0eSPaul Mundt }, { 14728b146c8SMagnus Damm .mapbase = 0xa4410000, 1489465a54fSNobuhiro Iwamatsu .flags = UPF_BOOT_AUTOCONF, 1499465a54fSNobuhiro Iwamatsu .type = PORT_SCIF, 1509465a54fSNobuhiro Iwamatsu .irqs = { 56, 57, 59, 58 }, 1519465a54fSNobuhiro Iwamatsu }, { 1529465a54fSNobuhiro Iwamatsu 153e5723e0eSPaul Mundt .flags = 0, 154e5723e0eSPaul Mundt } 155e5723e0eSPaul Mundt }; 156e5723e0eSPaul Mundt 157e5723e0eSPaul Mundt static struct platform_device sci_device = { 158e5723e0eSPaul Mundt .name = "sh-sci", 159e5723e0eSPaul Mundt .id = -1, 160e5723e0eSPaul Mundt .dev = { 161e5723e0eSPaul Mundt .platform_data = sci_platform_data, 162e5723e0eSPaul Mundt }, 163e5723e0eSPaul Mundt }; 164e5723e0eSPaul Mundt 165e5723e0eSPaul Mundt static struct platform_device *sh7710_devices[] __initdata = { 166e5723e0eSPaul Mundt &sci_device, 16728b146c8SMagnus Damm &rtc_device, 168e5723e0eSPaul Mundt }; 169e5723e0eSPaul Mundt 170e5723e0eSPaul Mundt static int __init sh7710_devices_setup(void) 171e5723e0eSPaul Mundt { 172e5723e0eSPaul Mundt return platform_add_devices(sh7710_devices, 173e5723e0eSPaul Mundt ARRAY_SIZE(sh7710_devices)); 174e5723e0eSPaul Mundt } 175e5723e0eSPaul Mundt __initcall(sh7710_devices_setup); 1769465a54fSNobuhiro Iwamatsu 17728b146c8SMagnus Damm void __init plat_irq_setup_pins(int mode) 17828b146c8SMagnus Damm { 17928b146c8SMagnus Damm if (mode == IRQ_MODE_IRQ) { 18028b146c8SMagnus Damm register_intc_controller(&intc_desc_irq); 18128b146c8SMagnus Damm return; 18228b146c8SMagnus Damm } 18328b146c8SMagnus Damm BUG(); 18428b146c8SMagnus Damm } 18568abdbbbSMagnus Damm 18690015c89SMagnus Damm void __init plat_irq_setup(void) 1879465a54fSNobuhiro Iwamatsu { 18828b146c8SMagnus Damm register_intc_controller(&intc_desc); 1899465a54fSNobuhiro Iwamatsu } 190