15ab5d57cSKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
2a276e588SMagnus Damm /*
3a276e588SMagnus Damm * Shared SH3 Setup code
4a276e588SMagnus Damm *
5a276e588SMagnus Damm * Copyright (C) 2008 Magnus Damm
6a276e588SMagnus Damm */
7a276e588SMagnus Damm
8a276e588SMagnus Damm #include <linux/init.h>
9a276e588SMagnus Damm #include <linux/irq.h>
10a276e588SMagnus Damm #include <linux/io.h>
11*507fd01dSBartosz Golaszewski #include <asm/platform_early.h>
12a276e588SMagnus Damm
13a276e588SMagnus Damm /* All SH3 devices are equipped with IRQ0->5 (except sh7708) */
14a276e588SMagnus Damm
15a276e588SMagnus Damm enum {
16a276e588SMagnus Damm UNUSED = 0,
17a276e588SMagnus Damm
18a276e588SMagnus Damm /* interrupt sources */
19a276e588SMagnus Damm IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
20a276e588SMagnus Damm };
21a276e588SMagnus Damm
22a276e588SMagnus Damm static struct intc_vect vectors_irq0123[] __initdata = {
23a276e588SMagnus Damm INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
24a276e588SMagnus Damm INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
25a276e588SMagnus Damm };
26a276e588SMagnus Damm
27a276e588SMagnus Damm static struct intc_vect vectors_irq45[] __initdata = {
28a276e588SMagnus Damm INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
29a276e588SMagnus Damm };
30a276e588SMagnus Damm
31a276e588SMagnus Damm static struct intc_prio_reg prio_registers[] __initdata = {
32a276e588SMagnus Damm { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
33a276e588SMagnus Damm { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
34a276e588SMagnus Damm };
35a276e588SMagnus Damm
36d58876e2SMagnus Damm static struct intc_mask_reg ack_registers[] __initdata = {
37d58876e2SMagnus Damm { 0xa4000004, 0, 8, /* IRR0 */
38d58876e2SMagnus Damm { 0, 0, IRQ5, IRQ4, IRQ3, IRQ2, IRQ1, IRQ0 } },
39d58876e2SMagnus Damm };
40d58876e2SMagnus Damm
41a276e588SMagnus Damm static struct intc_sense_reg sense_registers[] __initdata = {
42a276e588SMagnus Damm { 0xa4000010, 16, 2, { 0, 0, IRQ5, IRQ4, IRQ3, IRQ2, IRQ1, IRQ0 } },
43a276e588SMagnus Damm };
44a276e588SMagnus Damm
45d58876e2SMagnus Damm static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh3-irq0123",
46d58876e2SMagnus Damm vectors_irq0123, NULL, NULL,
47d58876e2SMagnus Damm prio_registers, sense_registers, ack_registers);
48a276e588SMagnus Damm
49d58876e2SMagnus Damm static DECLARE_INTC_DESC_ACK(intc_desc_irq45, "sh3-irq45",
50d58876e2SMagnus Damm vectors_irq45, NULL, NULL,
51d58876e2SMagnus Damm prio_registers, sense_registers, ack_registers);
52a276e588SMagnus Damm
53a276e588SMagnus Damm #define INTC_ICR1 0xa4000010UL
54a276e588SMagnus Damm #define INTC_ICR1_IRQLVL (1<<14)
55a276e588SMagnus Damm
plat_irq_setup_pins(int mode)56a276e588SMagnus Damm void __init plat_irq_setup_pins(int mode)
57a276e588SMagnus Damm {
58a276e588SMagnus Damm if (mode == IRQ_MODE_IRQ) {
599d56dd3bSPaul Mundt __raw_writew(__raw_readw(INTC_ICR1) & ~INTC_ICR1_IRQLVL, INTC_ICR1);
60a276e588SMagnus Damm register_intc_controller(&intc_desc_irq0123);
61a276e588SMagnus Damm return;
62a276e588SMagnus Damm }
63a276e588SMagnus Damm BUG();
64a276e588SMagnus Damm }
65a276e588SMagnus Damm
plat_irq_setup_sh3(void)66a276e588SMagnus Damm void __init plat_irq_setup_sh3(void)
67a276e588SMagnus Damm {
68a276e588SMagnus Damm register_intc_controller(&intc_desc_irq45);
69a276e588SMagnus Damm }
70