1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 2939a24a6SPaul Mundt #ifndef __ASM_SH_HITACHI_7751SE_H 3939a24a6SPaul Mundt #define __ASM_SH_HITACHI_7751SE_H 4939a24a6SPaul Mundt 5939a24a6SPaul Mundt /* 6939a24a6SPaul Mundt * linux/include/asm-sh/hitachi_7751se.h 7939a24a6SPaul Mundt * 8939a24a6SPaul Mundt * Copyright (C) 2000 Kazumoto Kojima 9939a24a6SPaul Mundt * 10939a24a6SPaul Mundt * Hitachi SolutionEngine support 11939a24a6SPaul Mundt 12939a24a6SPaul Mundt * Modified for 7751 Solution Engine by 13939a24a6SPaul Mundt * Ian da Silva and Jeremy Siegel, 2001. 14939a24a6SPaul Mundt */ 15b894701eSPaul Mundt #include <linux/sh_intc.h> 16939a24a6SPaul Mundt 17939a24a6SPaul Mundt /* Box specific addresses. */ 18939a24a6SPaul Mundt 19939a24a6SPaul Mundt #define PA_ROM 0x00000000 /* EPROM */ 20939a24a6SPaul Mundt #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 21939a24a6SPaul Mundt #define PA_FROM 0x01000000 /* EPROM */ 22939a24a6SPaul Mundt #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 23939a24a6SPaul Mundt #define PA_EXT1 0x04000000 24939a24a6SPaul Mundt #define PA_EXT1_SIZE 0x04000000 25939a24a6SPaul Mundt #define PA_EXT2 0x08000000 26939a24a6SPaul Mundt #define PA_EXT2_SIZE 0x04000000 27939a24a6SPaul Mundt #define PA_SDRAM 0x0c000000 28939a24a6SPaul Mundt #define PA_SDRAM_SIZE 0x04000000 29939a24a6SPaul Mundt 30939a24a6SPaul Mundt #define PA_EXT4 0x12000000 31939a24a6SPaul Mundt #define PA_EXT4_SIZE 0x02000000 32939a24a6SPaul Mundt #define PA_EXT5 0x14000000 33939a24a6SPaul Mundt #define PA_EXT5_SIZE 0x04000000 34939a24a6SPaul Mundt #define PA_PCIC 0x18000000 /* MR-SHPC-01 PCMCIA */ 35939a24a6SPaul Mundt 36939a24a6SPaul Mundt #define PA_DIPSW0 0xb9000000 /* Dip switch 5,6 */ 37939a24a6SPaul Mundt #define PA_DIPSW1 0xb9000002 /* Dip switch 7,8 */ 38939a24a6SPaul Mundt #define PA_LED 0xba000000 /* LED */ 39939a24a6SPaul Mundt #define PA_BCR 0xbb000000 /* FPGA on the MS7751SE01 */ 40939a24a6SPaul Mundt 41939a24a6SPaul Mundt #define PA_MRSHPC 0xb83fffe0 /* MR-SHPC-01 PCMCIA controller */ 42939a24a6SPaul Mundt #define PA_MRSHPC_MW1 0xb8400000 /* MR-SHPC-01 memory window base */ 43939a24a6SPaul Mundt #define PA_MRSHPC_MW2 0xb8500000 /* MR-SHPC-01 attribute window base */ 44939a24a6SPaul Mundt #define PA_MRSHPC_IO 0xb8600000 /* MR-SHPC-01 I/O window base */ 45939a24a6SPaul Mundt #define MRSHPC_MODE (PA_MRSHPC + 4) 46939a24a6SPaul Mundt #define MRSHPC_OPTION (PA_MRSHPC + 6) 47939a24a6SPaul Mundt #define MRSHPC_CSR (PA_MRSHPC + 8) 48939a24a6SPaul Mundt #define MRSHPC_ISR (PA_MRSHPC + 10) 49939a24a6SPaul Mundt #define MRSHPC_ICR (PA_MRSHPC + 12) 50939a24a6SPaul Mundt #define MRSHPC_CPWCR (PA_MRSHPC + 14) 51939a24a6SPaul Mundt #define MRSHPC_MW0CR1 (PA_MRSHPC + 16) 52939a24a6SPaul Mundt #define MRSHPC_MW1CR1 (PA_MRSHPC + 18) 53939a24a6SPaul Mundt #define MRSHPC_IOWCR1 (PA_MRSHPC + 20) 54939a24a6SPaul Mundt #define MRSHPC_MW0CR2 (PA_MRSHPC + 22) 55939a24a6SPaul Mundt #define MRSHPC_MW1CR2 (PA_MRSHPC + 24) 56939a24a6SPaul Mundt #define MRSHPC_IOWCR2 (PA_MRSHPC + 26) 57939a24a6SPaul Mundt #define MRSHPC_CDCR (PA_MRSHPC + 28) 58939a24a6SPaul Mundt #define MRSHPC_PCIC_INFO (PA_MRSHPC + 30) 59939a24a6SPaul Mundt 60939a24a6SPaul Mundt #define BCR_ILCRA (PA_BCR + 0) 61939a24a6SPaul Mundt #define BCR_ILCRB (PA_BCR + 2) 62939a24a6SPaul Mundt #define BCR_ILCRC (PA_BCR + 4) 63939a24a6SPaul Mundt #define BCR_ILCRD (PA_BCR + 6) 64939a24a6SPaul Mundt #define BCR_ILCRE (PA_BCR + 8) 65939a24a6SPaul Mundt #define BCR_ILCRF (PA_BCR + 10) 66939a24a6SPaul Mundt #define BCR_ILCRG (PA_BCR + 12) 67939a24a6SPaul Mundt 68b894701eSPaul Mundt #define IRQ_79C973 evt2irq(0x3a0) 69939a24a6SPaul Mundt 70939a24a6SPaul Mundt void init_7751se_IRQ(void); 71939a24a6SPaul Mundt 72939a24a6SPaul Mundt #define __IO_PREFIX sh7751se 73939a24a6SPaul Mundt #include <asm/io_generic.h> 74939a24a6SPaul Mundt 75939a24a6SPaul Mundt #endif /* __ASM_SH_HITACHI_7751SE_H */ 76