1c8b5d9dcSPaul Mundt /* 2c8b5d9dcSPaul Mundt * Renesas Technology Corp. R0P7785LC0011RL Support. 3c8b5d9dcSPaul Mundt * 4c8b5d9dcSPaul Mundt * Copyright (C) 2008 Yoshihiro Shimoda 5a77b5ac0SPaul Mundt * Copyright (C) 2009 Paul Mundt 6c8b5d9dcSPaul Mundt * 7c8b5d9dcSPaul Mundt * This file is subject to the terms and conditions of the GNU General Public 8c8b5d9dcSPaul Mundt * License. See the file "COPYING" in the main directory of this archive 9c8b5d9dcSPaul Mundt * for more details. 10c8b5d9dcSPaul Mundt */ 11c8b5d9dcSPaul Mundt #include <linux/init.h> 12c8b5d9dcSPaul Mundt #include <linux/platform_device.h> 13c8b5d9dcSPaul Mundt #include <linux/sm501.h> 14c8b5d9dcSPaul Mundt #include <linux/sm501-regs.h> 15c8b5d9dcSPaul Mundt #include <linux/fb.h> 16c8b5d9dcSPaul Mundt #include <linux/mtd/physmap.h> 17c8b5d9dcSPaul Mundt #include <linux/delay.h> 185a62a225SYoshihiro Shimoda #include <linux/interrupt.h> 19c8b5d9dcSPaul Mundt #include <linux/i2c.h> 20*e5c71377SWolfram Sang #include <linux/platform_data/i2c-pca-platform.h> 21c8b5d9dcSPaul Mundt #include <linux/i2c-algo-pca.h> 225a62a225SYoshihiro Shimoda #include <linux/usb/r8a66597.h> 23c825abc4SPaul Mundt #include <linux/sh_intc.h> 24604437f0SPaul Mundt #include <linux/irq.h> 25d57d6408SPaul Mundt #include <linux/io.h> 26a77b5ac0SPaul Mundt #include <linux/clk.h> 27a77b5ac0SPaul Mundt #include <linux/errno.h> 28df0d3234SChris Packham #include <linux/gpio/machine.h> 297639a454SPaul Mundt #include <mach/sh7785lcr.h> 305a62a225SYoshihiro Shimoda #include <cpu/sh7785.h> 31a77b5ac0SPaul Mundt #include <asm/heartbeat.h> 32a77b5ac0SPaul Mundt #include <asm/clock.h> 33f03c4866SPaul Mundt #include <asm/bl_bit.h> 34c8b5d9dcSPaul Mundt 35c8b5d9dcSPaul Mundt /* 36c8b5d9dcSPaul Mundt * NOTE: This board has 2 physical memory maps. 37c8b5d9dcSPaul Mundt * Please look at include/asm-sh/sh7785lcr.h or hardware manual. 38c8b5d9dcSPaul Mundt */ 39a09d2831SPaul Mundt static struct resource heartbeat_resource = { 40c8b5d9dcSPaul Mundt .start = PLD_LEDCR, 41c8b5d9dcSPaul Mundt .end = PLD_LEDCR, 42a09d2831SPaul Mundt .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT, 43c8b5d9dcSPaul Mundt }; 44c8b5d9dcSPaul Mundt 45c8b5d9dcSPaul Mundt static struct platform_device heartbeat_device = { 46c8b5d9dcSPaul Mundt .name = "heartbeat", 47c8b5d9dcSPaul Mundt .id = -1, 48a09d2831SPaul Mundt .num_resources = 1, 49a09d2831SPaul Mundt .resource = &heartbeat_resource, 50c8b5d9dcSPaul Mundt }; 51c8b5d9dcSPaul Mundt 52c8b5d9dcSPaul Mundt static struct mtd_partition nor_flash_partitions[] = { 53c8b5d9dcSPaul Mundt { 54c8b5d9dcSPaul Mundt .name = "loader", 55c8b5d9dcSPaul Mundt .offset = 0x00000000, 56c8b5d9dcSPaul Mundt .size = 512 * 1024, 57c8b5d9dcSPaul Mundt }, 58c8b5d9dcSPaul Mundt { 59c8b5d9dcSPaul Mundt .name = "bootenv", 60c8b5d9dcSPaul Mundt .offset = MTDPART_OFS_APPEND, 61c8b5d9dcSPaul Mundt .size = 512 * 1024, 62c8b5d9dcSPaul Mundt }, 63c8b5d9dcSPaul Mundt { 64c8b5d9dcSPaul Mundt .name = "kernel", 65c8b5d9dcSPaul Mundt .offset = MTDPART_OFS_APPEND, 66c8b5d9dcSPaul Mundt .size = 4 * 1024 * 1024, 67c8b5d9dcSPaul Mundt }, 68c8b5d9dcSPaul Mundt { 69c8b5d9dcSPaul Mundt .name = "data", 70c8b5d9dcSPaul Mundt .offset = MTDPART_OFS_APPEND, 71c8b5d9dcSPaul Mundt .size = MTDPART_SIZ_FULL, 72c8b5d9dcSPaul Mundt }, 73c8b5d9dcSPaul Mundt }; 74c8b5d9dcSPaul Mundt 75c8b5d9dcSPaul Mundt static struct physmap_flash_data nor_flash_data = { 76c8b5d9dcSPaul Mundt .width = 4, 77c8b5d9dcSPaul Mundt .parts = nor_flash_partitions, 78c8b5d9dcSPaul Mundt .nr_parts = ARRAY_SIZE(nor_flash_partitions), 79c8b5d9dcSPaul Mundt }; 80c8b5d9dcSPaul Mundt 81c8b5d9dcSPaul Mundt static struct resource nor_flash_resources[] = { 82c8b5d9dcSPaul Mundt [0] = { 83c8b5d9dcSPaul Mundt .start = NOR_FLASH_ADDR, 84c8b5d9dcSPaul Mundt .end = NOR_FLASH_ADDR + NOR_FLASH_SIZE - 1, 85c8b5d9dcSPaul Mundt .flags = IORESOURCE_MEM, 86c8b5d9dcSPaul Mundt } 87c8b5d9dcSPaul Mundt }; 88c8b5d9dcSPaul Mundt 89c8b5d9dcSPaul Mundt static struct platform_device nor_flash_device = { 90c8b5d9dcSPaul Mundt .name = "physmap-flash", 91c8b5d9dcSPaul Mundt .dev = { 92c8b5d9dcSPaul Mundt .platform_data = &nor_flash_data, 93c8b5d9dcSPaul Mundt }, 94c8b5d9dcSPaul Mundt .num_resources = ARRAY_SIZE(nor_flash_resources), 95c8b5d9dcSPaul Mundt .resource = nor_flash_resources, 96c8b5d9dcSPaul Mundt }; 97c8b5d9dcSPaul Mundt 985a62a225SYoshihiro Shimoda static struct r8a66597_platdata r8a66597_data = { 995a62a225SYoshihiro Shimoda .xtal = R8A66597_PLATDATA_XTAL_12MHZ, 1005a62a225SYoshihiro Shimoda .vif = 1, 1015a62a225SYoshihiro Shimoda }; 1025a62a225SYoshihiro Shimoda 103c8b5d9dcSPaul Mundt static struct resource r8a66597_usb_host_resources[] = { 104c8b5d9dcSPaul Mundt [0] = { 105c8b5d9dcSPaul Mundt .start = R8A66597_ADDR, 106c8b5d9dcSPaul Mundt .end = R8A66597_ADDR + R8A66597_SIZE - 1, 107c8b5d9dcSPaul Mundt .flags = IORESOURCE_MEM, 108c8b5d9dcSPaul Mundt }, 109c8b5d9dcSPaul Mundt [1] = { 110c825abc4SPaul Mundt .start = evt2irq(0x240), 111c825abc4SPaul Mundt .end = evt2irq(0x240), 1125a62a225SYoshihiro Shimoda .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW, 113c8b5d9dcSPaul Mundt }, 114c8b5d9dcSPaul Mundt }; 115c8b5d9dcSPaul Mundt 116c8b5d9dcSPaul Mundt static struct platform_device r8a66597_usb_host_device = { 117c8b5d9dcSPaul Mundt .name = "r8a66597_hcd", 118c8b5d9dcSPaul Mundt .id = -1, 119c8b5d9dcSPaul Mundt .dev = { 120c8b5d9dcSPaul Mundt .dma_mask = NULL, 121c8b5d9dcSPaul Mundt .coherent_dma_mask = 0xffffffff, 1225a62a225SYoshihiro Shimoda .platform_data = &r8a66597_data, 123c8b5d9dcSPaul Mundt }, 124c8b5d9dcSPaul Mundt .num_resources = ARRAY_SIZE(r8a66597_usb_host_resources), 125c8b5d9dcSPaul Mundt .resource = r8a66597_usb_host_resources, 126c8b5d9dcSPaul Mundt }; 127c8b5d9dcSPaul Mundt 128c8b5d9dcSPaul Mundt static struct resource sm501_resources[] = { 129c8b5d9dcSPaul Mundt [0] = { 130c8b5d9dcSPaul Mundt .start = SM107_MEM_ADDR, 131c8b5d9dcSPaul Mundt .end = SM107_MEM_ADDR + SM107_MEM_SIZE - 1, 132c8b5d9dcSPaul Mundt .flags = IORESOURCE_MEM, 133c8b5d9dcSPaul Mundt }, 134c8b5d9dcSPaul Mundt [1] = { 135c8b5d9dcSPaul Mundt .start = SM107_REG_ADDR, 136c8b5d9dcSPaul Mundt .end = SM107_REG_ADDR + SM107_REG_SIZE - 1, 137c8b5d9dcSPaul Mundt .flags = IORESOURCE_MEM, 138c8b5d9dcSPaul Mundt }, 139c8b5d9dcSPaul Mundt [2] = { 140c825abc4SPaul Mundt .start = evt2irq(0x340), 141c8b5d9dcSPaul Mundt .flags = IORESOURCE_IRQ, 142c8b5d9dcSPaul Mundt }, 143c8b5d9dcSPaul Mundt }; 144c8b5d9dcSPaul Mundt 145c8b5d9dcSPaul Mundt static struct fb_videomode sm501_default_mode_crt = { 146c8b5d9dcSPaul Mundt .pixclock = 35714, /* 28MHz */ 147c8b5d9dcSPaul Mundt .xres = 640, 148c8b5d9dcSPaul Mundt .yres = 480, 149c8b5d9dcSPaul Mundt .left_margin = 105, 150c8b5d9dcSPaul Mundt .right_margin = 16, 151c8b5d9dcSPaul Mundt .upper_margin = 33, 152c8b5d9dcSPaul Mundt .lower_margin = 10, 153c8b5d9dcSPaul Mundt .hsync_len = 39, 154c8b5d9dcSPaul Mundt .vsync_len = 2, 155c8b5d9dcSPaul Mundt .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT, 156c8b5d9dcSPaul Mundt }; 157c8b5d9dcSPaul Mundt 158c8b5d9dcSPaul Mundt static struct fb_videomode sm501_default_mode_pnl = { 159c8b5d9dcSPaul Mundt .pixclock = 40000, /* 25MHz */ 160c8b5d9dcSPaul Mundt .xres = 640, 161c8b5d9dcSPaul Mundt .yres = 480, 162c8b5d9dcSPaul Mundt .left_margin = 2, 163c8b5d9dcSPaul Mundt .right_margin = 16, 164c8b5d9dcSPaul Mundt .upper_margin = 33, 165c8b5d9dcSPaul Mundt .lower_margin = 10, 166c8b5d9dcSPaul Mundt .hsync_len = 39, 167c8b5d9dcSPaul Mundt .vsync_len = 2, 168c8b5d9dcSPaul Mundt .sync = 0, 169c8b5d9dcSPaul Mundt }; 170c8b5d9dcSPaul Mundt 171c8b5d9dcSPaul Mundt static struct sm501_platdata_fbsub sm501_pdata_fbsub_pnl = { 172c8b5d9dcSPaul Mundt .def_bpp = 16, 173c8b5d9dcSPaul Mundt .def_mode = &sm501_default_mode_pnl, 174c8b5d9dcSPaul Mundt .flags = SM501FB_FLAG_USE_INIT_MODE | 175c8b5d9dcSPaul Mundt SM501FB_FLAG_USE_HWCURSOR | 176c8b5d9dcSPaul Mundt SM501FB_FLAG_USE_HWACCEL | 177c8b5d9dcSPaul Mundt SM501FB_FLAG_DISABLE_AT_EXIT | 178c8b5d9dcSPaul Mundt SM501FB_FLAG_PANEL_NO_VBIASEN, 179c8b5d9dcSPaul Mundt }; 180c8b5d9dcSPaul Mundt 181c8b5d9dcSPaul Mundt static struct sm501_platdata_fbsub sm501_pdata_fbsub_crt = { 182c8b5d9dcSPaul Mundt .def_bpp = 16, 183c8b5d9dcSPaul Mundt .def_mode = &sm501_default_mode_crt, 184c8b5d9dcSPaul Mundt .flags = SM501FB_FLAG_USE_INIT_MODE | 185c8b5d9dcSPaul Mundt SM501FB_FLAG_USE_HWCURSOR | 186c8b5d9dcSPaul Mundt SM501FB_FLAG_USE_HWACCEL | 187c8b5d9dcSPaul Mundt SM501FB_FLAG_DISABLE_AT_EXIT, 188c8b5d9dcSPaul Mundt }; 189c8b5d9dcSPaul Mundt 190c8b5d9dcSPaul Mundt static struct sm501_platdata_fb sm501_fb_pdata = { 191c8b5d9dcSPaul Mundt .fb_route = SM501_FB_OWN, 192c8b5d9dcSPaul Mundt .fb_crt = &sm501_pdata_fbsub_crt, 193c8b5d9dcSPaul Mundt .fb_pnl = &sm501_pdata_fbsub_pnl, 194c8b5d9dcSPaul Mundt }; 195c8b5d9dcSPaul Mundt 196c8b5d9dcSPaul Mundt static struct sm501_initdata sm501_initdata = { 197c8b5d9dcSPaul Mundt .gpio_high = { 198c8b5d9dcSPaul Mundt .set = 0x00001fe0, 199c8b5d9dcSPaul Mundt .mask = 0x0, 200c8b5d9dcSPaul Mundt }, 201c8b5d9dcSPaul Mundt .devices = 0, 202c8b5d9dcSPaul Mundt .mclk = 84 * 1000000, 203c8b5d9dcSPaul Mundt .m1xclk = 112 * 1000000, 204c8b5d9dcSPaul Mundt }; 205c8b5d9dcSPaul Mundt 206c8b5d9dcSPaul Mundt static struct sm501_platdata sm501_platform_data = { 207c8b5d9dcSPaul Mundt .init = &sm501_initdata, 208c8b5d9dcSPaul Mundt .fb = &sm501_fb_pdata, 209c8b5d9dcSPaul Mundt }; 210c8b5d9dcSPaul Mundt 211c8b5d9dcSPaul Mundt static struct platform_device sm501_device = { 212c8b5d9dcSPaul Mundt .name = "sm501", 213c8b5d9dcSPaul Mundt .id = -1, 214c8b5d9dcSPaul Mundt .dev = { 215c8b5d9dcSPaul Mundt .platform_data = &sm501_platform_data, 216c8b5d9dcSPaul Mundt }, 217c8b5d9dcSPaul Mundt .num_resources = ARRAY_SIZE(sm501_resources), 218c8b5d9dcSPaul Mundt .resource = sm501_resources, 219c8b5d9dcSPaul Mundt }; 220c8b5d9dcSPaul Mundt 221e79d5747SYoshihiro Shimoda static struct resource i2c_proto_resources[] = { 222e79d5747SYoshihiro Shimoda [0] = { 223e79d5747SYoshihiro Shimoda .start = PCA9564_PROTO_32BIT_ADDR, 224e79d5747SYoshihiro Shimoda .end = PCA9564_PROTO_32BIT_ADDR + PCA9564_SIZE - 1, 225e79d5747SYoshihiro Shimoda .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT, 226e79d5747SYoshihiro Shimoda }, 227e79d5747SYoshihiro Shimoda [1] = { 228c825abc4SPaul Mundt .start = evt2irq(0x380), 229c825abc4SPaul Mundt .end = evt2irq(0x380), 230e79d5747SYoshihiro Shimoda .flags = IORESOURCE_IRQ, 231e79d5747SYoshihiro Shimoda }, 232e79d5747SYoshihiro Shimoda }; 233e79d5747SYoshihiro Shimoda 234c8b5d9dcSPaul Mundt static struct resource i2c_resources[] = { 235c8b5d9dcSPaul Mundt [0] = { 236c8b5d9dcSPaul Mundt .start = PCA9564_ADDR, 237c8b5d9dcSPaul Mundt .end = PCA9564_ADDR + PCA9564_SIZE - 1, 238c8b5d9dcSPaul Mundt .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT, 239c8b5d9dcSPaul Mundt }, 240c8b5d9dcSPaul Mundt [1] = { 241c825abc4SPaul Mundt .start = evt2irq(0x380), 242c825abc4SPaul Mundt .end = evt2irq(0x380), 243c8b5d9dcSPaul Mundt .flags = IORESOURCE_IRQ, 244c8b5d9dcSPaul Mundt }, 245c8b5d9dcSPaul Mundt }; 246c8b5d9dcSPaul Mundt 247df0d3234SChris Packham static struct gpiod_lookup_table i2c_gpio_table = { 248df0d3234SChris Packham .dev_id = "i2c.0", 249df0d3234SChris Packham .table = { 250df0d3234SChris Packham GPIO_LOOKUP("pfc-sh7757", 0, "reset-gpios", GPIO_ACTIVE_LOW), 251df0d3234SChris Packham { }, 252df0d3234SChris Packham }, 253df0d3234SChris Packham }; 254df0d3234SChris Packham 255c8b5d9dcSPaul Mundt static struct i2c_pca9564_pf_platform_data i2c_platform_data = { 256c8b5d9dcSPaul Mundt .i2c_clock_speed = I2C_PCA_CON_330kHz, 2578e99ada8SWolfram Sang .timeout = HZ, 258c8b5d9dcSPaul Mundt }; 259c8b5d9dcSPaul Mundt 260c8b5d9dcSPaul Mundt static struct platform_device i2c_device = { 261c8b5d9dcSPaul Mundt .name = "i2c-pca-platform", 262c8b5d9dcSPaul Mundt .id = -1, 263c8b5d9dcSPaul Mundt .dev = { 264c8b5d9dcSPaul Mundt .platform_data = &i2c_platform_data, 265c8b5d9dcSPaul Mundt }, 266c8b5d9dcSPaul Mundt .num_resources = ARRAY_SIZE(i2c_resources), 267c8b5d9dcSPaul Mundt .resource = i2c_resources, 268c8b5d9dcSPaul Mundt }; 269c8b5d9dcSPaul Mundt 270c8b5d9dcSPaul Mundt static struct platform_device *sh7785lcr_devices[] __initdata = { 271c8b5d9dcSPaul Mundt &heartbeat_device, 272c8b5d9dcSPaul Mundt &nor_flash_device, 273c8b5d9dcSPaul Mundt &r8a66597_usb_host_device, 274c8b5d9dcSPaul Mundt &sm501_device, 275c8b5d9dcSPaul Mundt &i2c_device, 276c8b5d9dcSPaul Mundt }; 277c8b5d9dcSPaul Mundt 278c8b5d9dcSPaul Mundt static struct i2c_board_info __initdata sh7785lcr_i2c_devices[] = { 279c8b5d9dcSPaul Mundt { 280c8b5d9dcSPaul Mundt I2C_BOARD_INFO("r2025sd", 0x32), 281c8b5d9dcSPaul Mundt }, 282c8b5d9dcSPaul Mundt }; 283c8b5d9dcSPaul Mundt 284c8b5d9dcSPaul Mundt static int __init sh7785lcr_devices_setup(void) 285c8b5d9dcSPaul Mundt { 286c8b5d9dcSPaul Mundt i2c_register_board_info(0, sh7785lcr_i2c_devices, 287c8b5d9dcSPaul Mundt ARRAY_SIZE(sh7785lcr_i2c_devices)); 288c8b5d9dcSPaul Mundt 289e79d5747SYoshihiro Shimoda if (mach_is_sh7785lcr_pt()) { 290d1af119aSPaul Mundt i2c_device.resource = i2c_proto_resources; 291e79d5747SYoshihiro Shimoda i2c_device.num_resources = ARRAY_SIZE(i2c_proto_resources); 292e79d5747SYoshihiro Shimoda } 293e79d5747SYoshihiro Shimoda 294df0d3234SChris Packham gpiod_add_lookup_table(&i2c_gpio_table); 295c8b5d9dcSPaul Mundt return platform_add_devices(sh7785lcr_devices, 296c8b5d9dcSPaul Mundt ARRAY_SIZE(sh7785lcr_devices)); 297c8b5d9dcSPaul Mundt } 29895d210ceSNobuhiro Iwamatsu device_initcall(sh7785lcr_devices_setup); 299c8b5d9dcSPaul Mundt 300c8b5d9dcSPaul Mundt /* Initialize IRQ setting */ 301c8b5d9dcSPaul Mundt void __init init_sh7785lcr_IRQ(void) 302c8b5d9dcSPaul Mundt { 303c8b5d9dcSPaul Mundt plat_irq_setup_pins(IRQ_MODE_IRQ7654); 304c8b5d9dcSPaul Mundt plat_irq_setup_pins(IRQ_MODE_IRQ3210); 305c8b5d9dcSPaul Mundt } 306c8b5d9dcSPaul Mundt 307a77b5ac0SPaul Mundt static int sh7785lcr_clk_init(void) 308a77b5ac0SPaul Mundt { 309a77b5ac0SPaul Mundt struct clk *clk; 310a77b5ac0SPaul Mundt int ret; 311a77b5ac0SPaul Mundt 312a77b5ac0SPaul Mundt clk = clk_get(NULL, "extal"); 3137912825dSPaul Mundt if (IS_ERR(clk)) 314a77b5ac0SPaul Mundt return PTR_ERR(clk); 315a77b5ac0SPaul Mundt ret = clk_set_rate(clk, 33333333); 316a77b5ac0SPaul Mundt clk_put(clk); 317a77b5ac0SPaul Mundt 318a77b5ac0SPaul Mundt return ret; 319a77b5ac0SPaul Mundt } 320a77b5ac0SPaul Mundt 321c8b5d9dcSPaul Mundt static void sh7785lcr_power_off(void) 322c8b5d9dcSPaul Mundt { 323df4d4f1aSYoshihiro Shimoda unsigned char *p; 324df4d4f1aSYoshihiro Shimoda 325df4d4f1aSYoshihiro Shimoda p = ioremap(PLD_POFCR, PLD_POFCR + 1); 326df4d4f1aSYoshihiro Shimoda if (!p) { 327df4d4f1aSYoshihiro Shimoda printk(KERN_ERR "%s: ioremap error.\n", __func__); 328df4d4f1aSYoshihiro Shimoda return; 329df4d4f1aSYoshihiro Shimoda } 330df4d4f1aSYoshihiro Shimoda *p = 0x01; 331df4d4f1aSYoshihiro Shimoda iounmap(p); 332600fa578SMagnus Damm set_bl_bit(); 333600fa578SMagnus Damm while (1) 334600fa578SMagnus Damm cpu_relax(); 335c8b5d9dcSPaul Mundt } 336c8b5d9dcSPaul Mundt 337c8b5d9dcSPaul Mundt /* Initialize the board */ 338c8b5d9dcSPaul Mundt static void __init sh7785lcr_setup(char **cmdline_p) 339c8b5d9dcSPaul Mundt { 340c8b5d9dcSPaul Mundt void __iomem *sm501_reg; 341c8b5d9dcSPaul Mundt 342c8b5d9dcSPaul Mundt printk(KERN_INFO "Renesas Technology Corp. R0P7785LC0011RL support.\n"); 343c8b5d9dcSPaul Mundt 344c8b5d9dcSPaul Mundt pm_power_off = sh7785lcr_power_off; 345c8b5d9dcSPaul Mundt 346c8b5d9dcSPaul Mundt /* sm501 DRAM configuration */ 347d57d6408SPaul Mundt sm501_reg = ioremap_nocache(SM107_REG_ADDR, SM501_DRAM_CONTROL); 3486f82b6ebSMatt Fleming if (!sm501_reg) { 3496f82b6ebSMatt Fleming printk(KERN_ERR "%s: ioremap error.\n", __func__); 3506f82b6ebSMatt Fleming return; 3516f82b6ebSMatt Fleming } 3526f82b6ebSMatt Fleming 3536f82b6ebSMatt Fleming writel(0x000307c2, sm501_reg + SM501_DRAM_CONTROL); 354d57d6408SPaul Mundt iounmap(sm501_reg); 355c8b5d9dcSPaul Mundt } 356c8b5d9dcSPaul Mundt 35763d12e23SMagnus Damm /* Return the board specific boot mode pin configuration */ 35863d12e23SMagnus Damm static int sh7785lcr_mode_pins(void) 35963d12e23SMagnus Damm { 36063d12e23SMagnus Damm int value = 0; 36163d12e23SMagnus Damm 36263d12e23SMagnus Damm /* These are the factory default settings of S1 and S2. 36363d12e23SMagnus Damm * If you change these dip switches then you will need to 36463d12e23SMagnus Damm * adjust the values below as well. 36563d12e23SMagnus Damm */ 3660d4fdbb6SMagnus Damm value |= MODE_PIN4; /* Clock Mode 16 */ 3670d4fdbb6SMagnus Damm value |= MODE_PIN5; /* 32-bit Area0 bus width */ 3680d4fdbb6SMagnus Damm value |= MODE_PIN6; /* 32-bit Area0 bus width */ 3690d4fdbb6SMagnus Damm value |= MODE_PIN7; /* Area 0 SRAM interface [fixed] */ 3700d4fdbb6SMagnus Damm value |= MODE_PIN8; /* Little Endian */ 3710d4fdbb6SMagnus Damm value |= MODE_PIN9; /* Master Mode */ 3720d4fdbb6SMagnus Damm value |= MODE_PIN14; /* No PLL step-up */ 37363d12e23SMagnus Damm 37463d12e23SMagnus Damm return value; 37563d12e23SMagnus Damm } 37663d12e23SMagnus Damm 377c8b5d9dcSPaul Mundt /* 378c8b5d9dcSPaul Mundt * The Machine Vector 379c8b5d9dcSPaul Mundt */ 380c8b5d9dcSPaul Mundt static struct sh_machine_vector mv_sh7785lcr __initmv = { 381c8b5d9dcSPaul Mundt .mv_name = "SH7785LCR", 382c8b5d9dcSPaul Mundt .mv_setup = sh7785lcr_setup, 383a77b5ac0SPaul Mundt .mv_clk_init = sh7785lcr_clk_init, 384c8b5d9dcSPaul Mundt .mv_init_irq = init_sh7785lcr_IRQ, 38563d12e23SMagnus Damm .mv_mode_pins = sh7785lcr_mode_pins, 386c8b5d9dcSPaul Mundt }; 387c8b5d9dcSPaul Mundt 388